**Instruction Manual** 

## Tektronix

TMS805 RapidIO Bus Support 071-1081-01 Copyright © Tektronix, Inc. All rights reserved.

Tektronix products are covered by U.S. and foreign patents, issued and pending. Information in this publication supercedes that in all previously published material. Specifications and price change privileges reserved.

Tektronix, Inc., P.O. Box 500, Beaverton, OR 97077

TEKTRONIX and TEK are registered trademarks of Tektronix, Inc.

MagniVu is a trademark of Tektronix, Inc.

### SOFTWARE WARRANTY

Tektronix warrants that the media on which this software product is furnished and the encoding of the programs on the media will be free from defects in materials and workmanship for a period of three (3) months from the date of shipment. If a medium or encoding proves defective during the warranty period, Tektronix will provide a replacement in exchange for the defective medium. Except as to the media on which this software product is furnished, this software product is provided "as is" without warranty of any kind, either express or implied. Tektronix does not warrant that the functions contained in this software product will meet Customer's requirements or that the operation of the programs will be uninterrupted or error-free.

In order to obtain service under this warranty, Customer must notify Tektronix of the defect before the expiration of the warranty period. If Tektronix is unable to provide a replacement that is free from defects in materials and workmanship within a reasonable time thereafter, Customer may terminate the license for this software product and return this software product and any associated materials for credit or refund.

THIS WARRANTY IS GIVEN BY TEKTRONIX IN LIEU OF ANY OTHER WARRANTIES, EXPRESS OR IMPLIED. TEKTRONIX AND ITS VENDORS DISCLAIM ANY IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE. TEKTRONIX' RESPONSIBILITY TO REPLACE DEFECTIVE MEDIA OR REFUND CUSTOMER'S PAYMENT IS THE SOLE AND EXCLUSIVE REMEDY PROVIDED TO THE CUSTOMER FOR BREACH OF THIS WARRANTY. TEKTRONIX AND ITS VENDORS WILL NOT BE LIABLE FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES IRRESPECTIVE OF WHETHER TEKTRONIX OR THE VENDOR HAS ADVANCE NOTICE OF THE POSSIBILITY OF SUCH DAMAGES.

## **Table of Contents**

| Preface              | ix |
|----------------------|----|
| Manual Conventions   | ix |
| Contacting Tektronix | х  |

### **Getting Started**

| Support Package Description                      | 1-1 |
|--------------------------------------------------|-----|
| RIO8                                             | 1-1 |
| RIO16                                            | 1-1 |
| RIO8_T                                           | 1-2 |
| RIO16_T                                          | 1-2 |
| RIO8_34                                          | 1-2 |
| RIO16_34                                         | 1-2 |
| Logic Analyzer Software Compatibility            | 1-4 |
| Logic Analyzer Configuration                     | 1-4 |
| Requirements                                     | 1-4 |
| Hardware Reset                                   | 1-5 |
| Clock Rate                                       | 1-5 |
| Setup/Hold Time Adjustments                      | 1-5 |
| Nonintrusive Acquisition                         | 1-5 |
| Limitations of the Support                       | 1-5 |
| Connecting the Logic Analyzer to a Target System | 1-6 |
| Labeling P6880 Probes                            | 1-6 |

### **Operating Basics**

| Setting Up the Support                  | 2-1  |
|-----------------------------------------|------|
| Installing the Support Software         | 2-1  |
| Support Package Setups                  | 2-2  |
| Clocking Options                        | 2-2  |
| Clocking State Machines (CSM)           | 2-4  |
| Acquiring and Viewing Disassembled Data | 2-5  |
| Acquiring Data                          | 2-5  |
| Viewing Disassembled Data               | 2-5  |
| All Display Format                      | 2-6  |
| Packets & Symbols Display Format        | 2-7  |
| Packets Only Display Format             | 2-7  |
| Disassembled Data                       | 2-8  |
| Cycle Type Labels                       | 2-9  |
| Special Messages                        | 2-11 |
| Changing How Data is Displayed          | 2-11 |
| Optional Display Selections             | 2-12 |
| Bus Specific Fields                     | 2-12 |
| Viewing an Example of Disassembled Data | 2-15 |

| Trigger Programs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2-17                                                         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| Loading Trigger Programs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2-17                                                         |
| RIO8 Trigger Programs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2-19                                                         |
| RIO16 Trigger Programs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2-19                                                         |
| RIO8_34 Trigger Programs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2-20                                                         |
| RIO16_34 Trigger Programs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2-20                                                         |
| Linking Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2-21                                                         |
| Forward Linking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 2-21                                                         |
| Forward Linking Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2-22                                                         |
| Backward Linking                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2-22                                                         |
| Backward Linking Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 2-22                                                         |
| Linking Cycle Type Labels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2-23                                                         |
| Limitations                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2-23                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                              |
| Setup/Hold Time Adjustments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 2-25                                                         |
| Setup/Hold Time Adjustments                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>2-25</b><br>2-26                                          |
| Setup/Hold Time Adjustments<br>RIO8 Configurations and Settings<br>RIO8 RCLK0 AutoDeskew Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                              |
| Setup/Hold Time Adjustments<br>RIO8 Configurations and Settings<br>RIO8 RCLK0 AutoDeskew Configuration<br>RIO8 TCLK0 AutoDeskew Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2-26                                                         |
| Setup/Hold Time Adjustments<br>RIO8 Configurations and Settings<br>RIO8 RCLK0 AutoDeskew Configuration<br>RIO8 TCLK0 AutoDeskew Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2-26<br>2-26                                                 |
| Setup/Hold Time Adjustments<br>RIO8 Configurations and Settings<br>RIO8 RCLK0 AutoDeskew Configuration                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2-26<br>2-26<br>2-26                                         |
| Setup/Hold Time Adjustments<br>RIO8 Configurations and Settings<br>RIO8 RCLK0 AutoDeskew Configuration<br>RIO8 TCLK0 AutoDeskew Configuration<br>RIO16 Configurations and Settings                                                                                                                                                                                                                                                                                                                                                                                                                                 | 2-26<br>2-26<br>2-26<br>2-26                                 |
| Setup/Hold Time AdjustmentsRIO8 Configurations and SettingsRIO8 RCLK0 AutoDeskew ConfigurationRIO8 TCLK0 AutoDeskew ConfigurationRIO16 Configurations and SettingsRIO16 RCLK1 AutoDeskew ConfigurationRIO16 RCLK0 AutoDeskew ConfigurationRIO16 RCLK0 AutoDeskew Configuration                                                                                                                                                                                                                                                                                                                                     | 2-26<br>2-26<br>2-26<br>2-26<br>2-26                         |
| Setup/Hold Time AdjustmentsRIO8 Configurations and SettingsRIO8 RCLK0 AutoDeskew ConfigurationRIO8 TCLK0 AutoDeskew ConfigurationRIO16 Configurations and SettingsRIO16 RCLK1 AutoDeskew ConfigurationRIO16 RCLK0 AutoDeskew ConfigurationRIO16 RCLK1 AutoDeskew ConfigurationRIO16 RCLK1 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew Configuration                                                                                                                                                                                                                         | 2-26<br>2-26<br>2-26<br>2-26<br>2-26<br>2-26<br>2-26         |
| Setup/Hold Time AdjustmentsRIO8 Configurations and SettingsRIO8 RCLK0 AutoDeskew ConfigurationRIO8 TCLK0 AutoDeskew ConfigurationRIO16 Configurations and SettingsRIO16 RCLK1 AutoDeskew ConfigurationRIO16 RCLK0 AutoDeskew ConfigurationRIO16 RCLK0 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK0 AutoDeskew Configuration                                                                                                                                                 | 2-26<br>2-26<br>2-26<br>2-26<br>2-26<br>2-26<br>2-26         |
| Setup/Hold Time AdjustmentsRIO8 Configurations and SettingsRIO8 RCLK0 AutoDeskew ConfigurationRIO8 TCLK0 AutoDeskew ConfigurationRIO16 Configurations and SettingsRIO16 RCLK1 AutoDeskew ConfigurationRIO16 RCLK0 AutoDeskew ConfigurationRIO16 RCLK1 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK0 AutoDeskew Configuration | 2-26<br>2-26<br>2-26<br>2-26<br>2-26<br>2-26<br>2-26<br>2-26 |
| Setup/Hold Time AdjustmentsRIO8 Configurations and SettingsRIO8 RCLK0 AutoDeskew ConfigurationRIO8 TCLK0 AutoDeskew ConfigurationRIO16 Configurations and SettingsRIO16 RCLK1 AutoDeskew ConfigurationRIO16 RCLK0 AutoDeskew ConfigurationRIO16 RCLK0 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK1 AutoDeskew ConfigurationRIO16 TCLK0 AutoDeskew Configuration                                                                                                                                                 | 2-26<br>2-26<br>2-26<br>2-26<br>2-26<br>2-26<br>2-26<br>2-26 |

### Reference

| Channel Group Definitions                                      | <b>3-1</b><br>3-1 |
|----------------------------------------------------------------|-------------------|
| Symbol and Channel Assignment Tables                           | 3-7               |
| Symbol Tables                                                  | 3-7               |
| Channel Assignment Tables                                      | 3-8               |
| RIO8 and RIO16 Channel Group Assignments                       | 3-8               |
| RIO8_T and RIO16_T Channel Group Assignments                   | 3-11              |
| Clock and Control Signal Channel Assignments                   | 3-13              |
| Signals not Required for Clocking and Disassembly for RIO8 and |                   |
| RIO16 Support                                                  | 3-15              |
| Signal Source To Probe Connections                             | 3-16              |
| Connections for RIO8 Support                                   | 3-17              |
| Connections for RIO16 Support                                  | 3-21              |
| Connections for RIO8_T Support                                 | 3-26              |
| Connections for RIO16_T Support                                | 3-28              |
| Connections for RIO8_34 Support                                | 3-32              |
| Connections for RIO16_34 Support                               | 3-34              |

|                | Signal Acquisition             | 3-37 |
|----------------|--------------------------------|------|
|                | Signal Acquisition in RIO8     | 3-37 |
|                | Signal Acquisition in RIO16    | 3-38 |
|                | Signal Acquisition in RIO8_34  | 3-40 |
|                | Signal Acquisition in RIO16_34 | 3-40 |
| Specifications |                                |      |
|                | Specification Table            | 4-1  |

### Index

## **List of Figures**

| Figure 2-1: Example of All display format for the RIO8 support package                | 2-6         |
|---------------------------------------------------------------------------------------|-------------|
| Figure 2-2: Example of All display format for the RIO16 support package               | 2-7         |
| Figure 2-3: Disassembly display options                                               | 2-12        |
| Figure 2-4: Disassembly display options for the RIO8_34 and RIO16_34 support packages | 2-14        |
| Figure 2-5: Loading trigger programs                                                  | 2-18        |
| Figure 2-6: Example of the Linking Function                                           | 2-24        |
| Figure 3-1: Bus timing diagram for the RIO8 support package                           | 3-38        |
| Figure 3-2: Bus timing diagram for the RIO16 support package                          | 3-39        |
| Figure 3-3: Bus timing diagram for the RIO8_34 support                                | <b>a</b> 40 |
| package                                                                               | 3-40        |
| Figure 3-4: Bus timing diagram for the RIO16_34 support                               |             |
| package                                                                               | 3-41        |

## **List of Tables**

| Table 2-1: Description of special characters in the display             | 2-6  |
|-------------------------------------------------------------------------|------|
| Table 2-2: Cycle type labels for RapidIO packet names                   | 2-9  |
| Table 2-3: Cycle type labels for control symbol names                   | 2-9  |
| Table 2-4: Cycle type labels for training pattern names                 | 2-10 |
| Table 2-5: Cycle type labels for packet continuation names              | 2-10 |
| Table 2-6: Special messages and their descriptions                      | 2-11 |
| Table 2-7: Logic analyzer disassembly display options                   | 2-12 |
| Table 2-8: Linking cycle type labels and their descriptions             | 2-23 |
| Table 3-1: RIO8_T channel groups                                        | 3-3  |
| Table 3-2: RIO16_T channel groups                                       | 3-3  |
| Table 3-3: Color symbol table definitions for transmit interface        | 3-7  |
| Table 3-4: Color1 symbol table definitions for receive interface        | 3-7  |
| Table 3-5: Tx_Frame group assignments                                   | 3-8  |
| Table 3-6: Tx_Word group assignments                                    | 3-8  |
| Table 3-7: Rx_Frame group assignments                                   | 3-10 |
| Table 3-8: Rx_Word group assignments                                    | 3-10 |
| Table 3-9: RIO8 _T Tx_Data group assignments                            | 3-11 |
| Table 3-10: RIO8_T Rx_Data group assignments                            | 3-12 |
| Table 3-11: RIO16_T Tx_Data group assignments                           | 3-12 |
| Table 3-12: RIO16_T Rx_Data group assignments                           | 3-13 |
| Table 3-13: RIO8 clock and control signal channel                       |      |
| assignments                                                             | 3-13 |
| Table 3-14: RIO16 clock and control signal channel                      |      |
| assignments                                                             | 3-14 |
| Table 3-15: RIO8_T clock and control signal channel         assignments | 3-14 |
| Table 3-16: RIO16_T clock and control signal channel                    | 0 11 |
| assignments                                                             | 3-14 |
| Table 3-17: Recommended pin assignments (component side)                | 3-16 |
| Table 3-18: Clock and control signals channel assignments for transm    | it   |
| and receive bus                                                         | 3-17 |
| Table 3-19: Demuxed clock and control signal channel assignments        |      |
| for transmit and receive bus                                            | 3-17 |
| Table 3-20: A3 probe channel assignments for transmit bus               | 3-17 |

| Table 3-49: A2 probe channel assignments demuxed from C3  | 3-34 |
|-----------------------------------------------------------|------|
| Table 3-50: Clock and control signals channel assignments | 3-34 |
| Table 3-51: C3 probe channel assignments                  | 3-35 |
| Table 3-52: C2 probe channel assignments                  | 3-35 |
| Table 3-53: A3 probe channel assignments demuxed from C3  | 3-36 |
| Table 3-54: A2 probe channel assignments demuxed from C3  | 3-36 |
| Table 3-55: Sample points in the RIO8 support             | 3-38 |
| Table 3-56: Sample points in the RIO16 support            | 3-39 |
| Table 3-57: Sample points in the RIO8_34 support          | 3-40 |
| Table 3-58: Sample points in the RIO16_34 support         | 3-41 |
| Table 4-1: Electrical specifications                      | 4-1  |

Table of Contents

## Preface

This instruction manual contains specific information about the TMS805 RapidIO software support package and is part of a set of information on how to operate this product on compatible Tektronix logic analyzers.

If you are familiar with operating bus support packages on the logic analyzer for which the TMS805 RapidIO support was purchased, you will probably only need this instruction manual to set up and run the support.

If you are not familiar with operating bus support packages, you will need to supplement this instruction manual with information on basic operations to set up and run the support.

Information on basic operations of bus support packages is included with each product. Each logic analyzer includes basic information that describes how to perform tasks common to support packages on that platform. This information can be in the form of logic analyzer online help, an installation manual, or a user manual.

This manual provides detailed information on the following topics:

- Connecting the logic analyzer to the target system
- Setting up the logic analyzer to acquire data from the target system
- Acquiring and viewing disassembled data

### **Manual Conventions**

This manual uses the following conventions:

- The term "disassembler" refers to the software that disassembles bus cycles into packets and control symbols.
- The phrase "information on basic operations" refers to logic analyzer online help or a user manual, covering the basic operations of the bus support.
- The term "logic analyzer" refers to the Tektronix logic analyzer for which this product was purchased.

## **Contacting Tektronix**

| Phone             | 1-800-833-9200*                                                                                                             |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------|
| Address           | Tektronix, Inc.<br>Department or name (if known)<br>14200 SW Karl Braun Drive<br>P.O. Box 500<br>Beaverton, OR 97077<br>USA |
| Web site          | www.tektronix.com                                                                                                           |
| Sales support     | 1-800-833-9200, select option 1*                                                                                            |
| Service support   | 1-800-833-9200, select option 2*                                                                                            |
| Technical support | Email: techsupport@tektronix.com                                                                                            |
|                   | 1-800-833-9200, select option 3*                                                                                            |
|                   | 6:00 a.m 5:00 p.m. Pacific time                                                                                             |
|                   |                                                                                                                             |

\* This phone number is toll free in North America. After office hours, please leave a voice mail message.
 Outside North America, contact a Tektronix sales office or distributor; see the Tektronix web site for a list of offices.

## **Getting Started**

## **Getting Started**

This section contains information on the TMS805 RapidIO bus support, and information on connecting your logic analyzer to your target system.

### **Support Package Description**

The TMS805 bus support package acquires, decodes and displays RapidIO bus cycles. The support package allows you to acquire bus cycles with minimal impact on the normal environment of the system.

The TMS805 software contains six support packages that you can load to handle the various combinations of bus widths and data rates. A description of each support package is listed here.

- **RIO8** The features of the RIO8 support package are:
  - Supports 8-bit RapidIO bus implementations
  - Clock rates from DC up to 375 MHz
  - Data rates from DC up to 750 Mb/s
  - Provides state, timing, triggering, and disassembly support
  - Combined transmit and receive clocking (assuming a common crystal)
  - 100% of trigger machine resources available
  - Adjusts Setup/Hold time using AutoDeskew
  - Real-time filtering of idle control symbols using EasyTriggers when acquiring either transmit or receive buses only
- **RIO16** The features of the RIO16 support package are:
  - Supports 16-bit RapidIO bus implementations
  - Clock rates from DC up to 375 MHz
  - Data rates from DC up to 750 Mb/s
  - Provides state, timing, triggering, and disassembly support
  - Combined transmit and receive clocking (assuming a common crystal)
  - 100% of trigger machine resources available

- Adjusts Setup/Hold time using AutoDeskew
- Real-time filtering of idle control symbols using EasyTriggers when acquiring either transmit or receive buses only
- **RIO8\_T** The features of the RIO8 T support package are:
  - Supports 8-bit RapidIO bus implementations
  - Clock rates from DC up to 500 MHz
  - Data rates from DC up to 1 Gb/s
  - Provides MagniVu and Analog Mux support
- **RIO16\_T** The features of the RIO16\_T support package are:
  - Supports 16-bit RapidIO bus implementations
  - Clock rates from DC up to 500 MHz
  - Data rates from DC up to 1 Gb/s
  - Provides MagniVu and Analog Mux support
- **RIO8\_34** The features of the RIO8 34 support package are:
  - Supports 8-bit RapidIO bus implementations
  - Clock rates from DC up to 375 MHz
  - Data rates from DC up to 750 Mb/s
  - Provides MagniVu and Analog Mux support
  - Adjusts Setup/Hold time using AutoDeskew
  - Acquires only transmit or receive buses but not both
  - Provides state, timing, triggering, and disassembly support
- **RIO16\_34** The features of the RIO16\_34 support package are:
  - Supports 16-bit RapidIO bus implementations
  - Clock rates from DC up to 375 MHz
  - Data rates from DC up to 750 Mb/s
  - Provides MagniVu and Analog Mux support

- Adjusts Setup/Hold time using AutoDeskew
- Acquires only transmit or receive buses but not both
- Provides state, timing, triggering, and disassembly support

**MagniVu Support.** The RIO8\_T and RIO16\_T do not support state acquisition; however, you may view the data in MagniVu. MagniVu provides a waveform timing view with 125 ps between samples. MagniVu memory is 16 K samples deep. Special groups, Tx\_Data and Rx\_Data, have been created for the waveform display.

**Analog Mux Support.** Analog mux provides a way to use an external oscilloscope to view the analog features of the bus while the bus is being probed by the P6880 differential probes. For more information, refer to the information on basic operations.

**Triggering Support.** The RIO8, RIO16, RIO8\_34, and RIO16\_34 support packages contain a library of EasyTrigger programs to enable you to quickly trigger on common aspects of the RapidIO protocol. For RIO8, and RIO16 support packages, you can also use the EasyTriggers to filter idle control symbols in real-time.

**Disassembly Support.** The RIO8, RIO16, RIO8\_34, and RIO16\_34 support packages disassemble data acquired from the RapidIO bus. The salient features of these disassemblers are:

- Control symbol decoding and display of individual fields (physical layer)
- Packet decoding and display of individual fields for each protocol layer (physical, transport, and logical)
- Simultaneous decoding of both transmit and receive data buses (only for RIO8 and RIO16 support packages)
- Transaction level linking and operation level linking of request and response packets between the acquired transmit and receive buses (only for RIO8 and RIO16 support packages)
- Layer-level (physical, transport and logical) color highlighting in the mnemonics column
- Packet-style display using existing logic analyzer listing window architecture
- Identification and display of training patterns
- CRC computation and error detection

**NOTE**. Only RapidIO protocol tracking is performed. The disassembler does not attempt to perform packet payload decoding.

To use this support package efficiently, refer to these documents:

- *RapidIO<sup>TM</sup> Interconnect Specification, Rev 1.1 3/8/2001*, developed by RapidIO Trade Association.
- RapidIO<sup>TM</sup> Interconnect Specification Part V: Globally Shared Memory Logical Specification Rev. 1.1, 3/2001

### Logic Analyzer Software Compatibility

The label on the bus support CD-ROM states which version of logic analyzer software this support package is compatible with.

### Logic Analyzer Configuration

The TMS805 support package allows a choice of required minimum module configurations.

The support packages, RIO8 and RIO16, require one 136-channel TLA7Axx module for each RapidIO port. This includes capture of both the transmit and the receive buses of the target port assuming a common clock crystal. Systems with unique clocks for the transmit and receive buses require two independent modules for simultaneous capture. The support packages, RIO8\_34 and RIO16\_34, require one 34-channel TLA7Axx module for acquiring either transmit or receive bus. Module acquisition speed depends on your requirements, but the TLA7Axx module speed is 450 MHz by default. This applies to both 8-bit and 16-bit buses.

For the RIO8 and RIO16 support packages, you need four P6880 high-density differential probes to probe an entire 16-bit RapidIO port and two probes to probe an entire 8-bit RapidIO port. If you need to probe only the transmit or receive half of the port, then you need two probes for a 16-bit bus and one probe for an 8-bit bus. For the RIO8\_34 and RIO16\_34 support packages, you need one P6880 high-density differential probe to probe either the transmit or receive half of the port for an 8-bit or a 16-bit RapidIO bus.

### Requirements

Review the electrical specifications in the *Specifications* section in this manual as they pertain to your target system, as well as the following descriptions of TMS805 RapidIO support package requirements.

| Hardware Reset                 | If a hardware reset occurs in your system during an acquisition, the application disassembler might acquire an invalid sample.                                                                                                                                                                                                                                                        |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock Rate                     | The TMS805 RapidIO bus support package can acquire data from the RapidIO bus operating at 500 MHz <sup>1</sup> for timing only. The maximum rate for state acquisition is 375 MHz.                                                                                                                                                                                                    |
| Setup/Hold Time<br>Adjustments | After loading the RIO8, RIO16, RIO8_34, and RIO16_34 support packages, AutoDeskew can be used to deskew and verify the logic analyzer Setup/Hold window. The adjustments are made for each channel. AutoDeskew can also be used to test for Setup/Hold violations of the current setting. For more information, refer to the section <i>Setup/Hold Time Adjustments</i> on page 2-25. |
| Nonintrusive Acquisition       | Acquiring RapidIO bus cycles is nonintrusive to the target system. That is, the TMS805 RapidIO support package does not intercept, modify, or present signals back to the target system.                                                                                                                                                                                              |

### Limitations of the Support

The TMS805 RapidIO support package has these limitations:

- Trigger libraries support only a 16 bit transport type (tt) field in the RapidIO protocol.
- Trigger libraries do not support extended address bits in logical packets of the RapidIO protocol.
- For combined transmit and receive capture, the transmit and receive bus clocks must be based on the same crystal. This ensures that the two clocks do not phase drift over time.
- The support package performs only RapidIO protocol tracking. The disassembler does not perform packet payload decoding. The support only identifies and displays payloads.
- The support package does not decode the first few acquired samples until and unless, the FRAME signals toggle (Tx\_Frame must toggle for the transmitter and Rx\_Frame must toggle for the receiver). Instead the message, "\*\*\* INSUFFICIENT DATA TO DISASSEMBLE \*\*\*" is displayed.
- <sup>1</sup> Specification at time of printing. Contact your Tektronix sales representative for current information on the fastest devices supported.

When you start acquiring data from the middle of a packet, the packet is not decoded, until the FRAME signal toggles (Tx\_Frame must toggle for the transmitter and Rx\_Frame must toggle for the receiver). If the FRAME signal toggles indicating an embedded control symbol, this control symbol is decoded properly, but the continuation of the packet is treated as "UNKNOWN DATA".

### Connecting the Logic Analyzer to a Target System

You can use the channel probes and clock probes to make the connections between the logic analyzer and your target system.

To connect the probes to TMS805 RapidIO signals in the target system, follow the steps:

**1.** Power off your target system. It is not necessary to power off the logic analyzer.



**CAUTION.** To prevent static damage, handle the target systems, probes, and the logic analyzer module in a static-free environment. Static discharge can damage these components.

Always wear a grounding wrist strap, heel strap, or similar device while handling the target system.

- 2. Place the target system on a horizontal, static-free surface.
- **3.** Use Tables 3-18 through 3-54 starting on page 3-17 to connect the channel probes to TMS805 RapidIO bus signals in the target system.

### Labeling P6880 Probes

The TMS805 RapidIO bus support package relies on the channel mapping and labeling scheme for the P6880 Probes. Apply labels, using the instructions described in the *P6810*, *P6860*, *and P6880 Logic Analyzer Probes Instruction* manual (Tektronix part number 071-1059-XX).

## **Operating Basics**

## Setting Up the Support

This section provides information on how to set up the software support and use clocking options.

The information in this section is specific to the operations and functions of the TMS805 RapidIO support package on any Tektronix logic analyzer for which the support can be purchased. Information on basic operations describes general tasks and functions.

Before you acquire and display disassembled data, you need to load the support package and specify the setups for clocking and triggering as described in the information on basic operations. The support package provides default values for each of these setups, but you can change the setups as needed.

### Installing the Support Software

To install the TMS805 RapidIO software on your Tektronix logic analyzer, follow these steps:

- 1. Insert the CD-ROM in the CD drive.
- 2. Click the Windows Start button, point to Settings, and click Control Panel.
- 3. In the Control Panel window, double-click Add/Remove Programs.
- **4.** Follow the instructions on the screen for installing the software from the CD-ROM. A copy of the instruction manual is available on the CD-ROM.

To remove or uninstall software, follow the above instructions and select Uninstall. You need to close all windows before you uninstall any software.

### Support Package Setups

The software installs six support packages. Each support package offers different clocking and display options.

**Acquisition Setup.** The TMS805 RapidIO support package consists of six different supports. You must make connections and load the appropriate support package. The support package affects the logic analyzer setup menus (and submenus) by modifying existing fields, and adding bus-specific fields. The six support packages that you can load are:

- RIO8
- **RIO**16
- RIO8\_T
- RIO16\_T
- RIO8\_34
- RIO16\_34

The TMS805 support adds these six selections to the "Load Support Package" dialog box, under the File pulldown menu.

### **Clocking Options**

A special custom clocking program is loaded into the module every time you load one of the six support packages from the TMS805 RapidIO support package. Each support package offers different clocking options. You may use the default clocking options or choose an alternate by clicking the "More..." button in the logic analyzer setup window.

**RIO8 Custom Clocking.** The software provides four custom clocking options for RIO8 support:

Tx and Rx (clocked by TCLK0). This option captures both transmit (Tx) and receive (Rx) buses. The transmit and receive buses are captured by the transmit clock (TCLK0). Both buses must operate at the same frequency. Setup/Hold values for data and frame signals on the Tx and Rx buses must be referenced to TCLK0.

- Tx and Rx (clocked by RCLK0). This option captures both transmit and receive buses. The transmit and receive buses are captured by the receive clock (RCLK0). Both buses must operate at the same frequency. Setup/Hold values for data and frame signals on the Tx and Rx buses must be referenced to RCLK0.
- Tx only (clocked by TCLK0). This option captures the transmit bus only. The transmit clock (TCLK0) is used to capture the bus. Setup/Hold values for data and frame must be referenced to TCLK0.
- Rx only (clocked by RCLK0). This option captures the receive bus only. The receive clock (RCLK0) is used to capture the bus. Setup/Hold values for data and frame must be referenced to RCLK0.

**RIO16 Custom Clocking.** The software provides eight custom clocking options for RIO16 support:

- Tx and Rx (clocked by TCLK0). This option captures both transmit and receive buses. The transmit and receive buses are captured by TCLK0. Both buses must operate at the same frequency. Setup/Hold values for data and frame signals on the Tx and Rx buses must be referenced to TCLK0.
- Tx and Rx (clocked by RCLK0). This option captures both transmit and receive buses. The transmit and receive buses are captured by the receive clock (RCLK0). Both buses must operate at the same frequency. Setup/Hold values for data and frame signals on the Tx and Rx buses must be referenced to RCLK0.
- Tx only (clocked by TCLK0). This option captures the transmit bus only. The transmit clock (TCLK0) is used to capture the bus. Setup/Hold values for data and frame must be referenced to TCLK0.
- Rx only (clocked by RCLK0). This option captures the receive bus only. The receive clock (RCLK0) is used to capture the bus. Setup/Hold values for data and frame must be referenced to RCLK0.
- Tx and Rx (clocked by TCLK1). This option captures both transmit and receive buses. The transmit and receive buses are captured by TCLK1. Both buses must operate at the same frequency. Setup/Hold values for data and frame signals on the Tx and Rx buses must be referenced to TCLK1.
- Tx and Rx (clocked by RCLK1). This option captures both transmit and receive buses. The transmit and receive buses are captured by RCLK1. Both buses must operate at the same frequency. Setup/Hold values for data and frame signals on the Tx and Rx buses must be referenced to RCLK1.
- Tx only (clocked by TCLK1). This option captures the transmit bus only. TCLK1 is used to capture the bus. Setup/Hold values for data and frame must be referenced to TCLK1.

 Rx only (clocked by RCLK1). This option captures the receive bus only. RCLK1 is used to capture the bus. Setup/Hold values for data and frame must be referenced to RCLK1.

**NOTE**. The first four clocking options give you the option of using an additional probe head to ease routing. The last four clocking options trade routing for minimal number of probe heads required.

**RIO8\_34 and RIO16\_34 Custom Clocking.** The software provides one custom clocking option for the supports:

All cycles. This option captures either the transmit (Tx) or the receive (Rx) bus. Setup/Hold values for data and frame signals on the Tx or Rx buses must be referenced to the clock signal CLK0 for RIO8\_34 and to CLK1 for RIO16 34.

### Clocking State Machines (CSM)

The Clocking State Machine of each support package is described below:

**RIO8 CSM.** On a RapidIO bus, data is aligned to a 32-bit boundary. The acquisition module captures an 8-bit bus and performs a four-way demux to 32 bits. These 32 bits can match the RapidIO 32-bit boundary or be 50% out of phase. The RIO8 CSM ensures that the captured 32 bits match the RapidIO 32-bit boundary for both transmit and receive buses before storing the data.

**RI016 CSM.** In the RIO16 support, the 32 bits of captured data (two-way demuxed from the 16-bit bus) always matches the alignment of the RapidIO 32-bit boundary. Therefore, the RIO16 CSM has only one state that stores data on every clock.

**RI08\_34 CSM.** On a RapidIO bus, data is aligned to a 32-bit boundary. The acquisition module captures an 8-bit bus and performs a four-way demux to 32 bits. The RIO8\_34 CSM ensures that the captured 32 bits match the RapidIO 32-bit boundary before storing the data.

**RI016\_34 CSM.** In the RIO16\_34 support, the 32 bits of captured data (two-way demuxed from the 16-bit bus) always matches the alignment of the RapidIO 32-bit boundary. Therefore, the RIO16\_34 CSM has only one state that stores data on every clock.

## Acquiring and Viewing Disassembled Data

This section describes how to acquire data and view it disassembled. The following information covers these topics and tasks:

- Acquiring data
- Viewing disassembled data in various display formats
- Viewing cycle type labels
- Changing the way data is displayed

### **Acquiring Data**

The TMS805 RapidIO software package installs six different supports: RIO8, RIO16, RIO8\_T, RIO16\_T, RIO8\_34, and RIO16\_34.

Once you load the support package, choose a clocking mode, and specify the trigger, you are ready to acquire and disassemble data.

If you have any problems acquiring data, refer to information on basic operations in your logic analyzer online help.

### Viewing Disassembled Data

You can view disassembled data in RIO8, RIO16, RIO8\_34, and RIO16\_34 support packages in three display formats:

All Packets & Symbols Packets Only

The information on basic operations describes how to select the disassembly display formats.

**NOTE**. You must set the selections in the Disassembly property page correctly for your acquired data to be disassembled correctly. Refer to Changing How Data is Displayed on page 2-11.

If a channel group is not visible, you must use Add Column or Ctrl+L to make the group visible.

The disassembler displays special characters and strings in the instruction mnemonics to indicate significant events. Table 2-1 shows these special characters and strings and describes what they represent.

Table 2-1: Description of special characters in the display

| Character or string displayed | Description                                                                                                                          |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|
| >                             | Insufficient room on the screen to show all available data.                                                                          |
| h                             | The values of different fields of all three layers are displayed<br>in hexadecimal. This character is suffixed with the field value. |

### All Display Format

In this option the information pertaining to all the three layers along with payload and special messages are displayed. Figure 2-1 shows an example of the All display format for the RIO8 support package.

| <u>Eile E</u> dit <u>)</u> | ∕iew <u>D</u> ata |                 | (indow Help                                                                   |                  |                 |                       |
|----------------------------|-------------------|-----------------|-------------------------------------------------------------------------------|------------------|-----------------|-----------------------|
| 8                          | EE NEW            | <b>₽ №</b>      | Status Idle Run                                                               | <b>→</b>         | $\mathcal{P}_1$ | I                     |
| ₽, X                       |                   | i 🖻 🗚           | A  ↑ 00  ↓ 🕼                                                                  |                  |                 |                       |
|                            |                   |                 |                                                                               |                  |                 |                       |
| 0                          |                   | 2               | 😴 Delta Time: 🏽 🖶 🗮 🗖 Lock Delta Time                                         |                  |                 |                       |
| 8                          | RIC               | 38              |                                                                               |                  |                 |                       |
| Sample                     | RIO8<br>Tx_Frame  | RIO8<br>Tx_Word | RIO8<br>Transmit_Details                                                      | RIO8<br>Rx_Frame | RIO8<br>R×_Word | RIO8<br>Receive_Detai |
| 1011                       |                   | 34420100        | Request Packet                                                                | 0                | 34420001        | Request Packet        |
|                            |                   |                 | S : 0h                                                                        |                  |                 | S                     |
|                            |                   |                 | ackID : 3h<br>rsrv : 0h                                                       |                  |                 | ackID                 |
|                            |                   |                 | rsrv : Oh<br>S~ : 1h                                                          |                  |                 | rsrv<br>S~            |
|                            |                   |                 | rsrv : Oh                                                                     |                  |                 | rsrv                  |
|                            |                   |                 | prio : medium priority (1h)                                                   |                  |                 | prio                  |
|                            |                   |                 | itt : 8-bit deviceID (0h)<br>ftype : request class (2h)                       |                  |                 | tt<br>ftype           |
|                            |                   |                 | destinationID : 01h                                                           |                  |                 | destination           |
|                            |                   |                 | sourceID : 00h                                                                |                  |                 | sourceID              |
| 1012                       | 0                 | 3B0F0000        | transaction : DKILL_HOME (3h)                                                 | 0                | 380F0000        | transaction           |
|                            |                   |                 | rdsize : Bh<br>srcTID : OFh                                                   |                  |                 | rdsize<br>srcTID      |
| 1013                       | 0                 | 20285093        | address : 00002028h                                                           | 0                | 1028AAB4        | address               |
|                            |                   |                 | wdptr : Oh                                                                    |                  |                 | wdptr                 |
|                            |                   |                 | xamisbs : Oh                                                                  |                  |                 | xamsbs                |
|                            |                   |                 | CRC value : 5093h<br>*** CORRUPT CRC - COMPUTED CRC : 150Fh ***               |                  |                 | CRC value -           |
| 1014                       | 1                 | A0645F9B        | Packet Control                                                                | 1                | A0645F9B        | Packet Control        |
|                            |                   |                 | S : 1h                                                                        |                  |                 | S                     |
|                            |                   |                 | sub_type : eop (2h)                                                           |                  |                 | sub_type              |
|                            |                   |                 | contents : Ch<br>stype : packet control (4h)                                  |                  |                 | contents<br>stype     |
| 1015                       | 0                 | 80647F9B        | Packet Control                                                                | 0                | 80647F9B        | Packet Control        |
|                            |                   |                 | 5 : 1h                                                                        |                  |                 | S .                   |
|                            |                   |                 | sub_type : idle (0h)                                                          |                  |                 | sub_type              |
|                            |                   |                 | contents : Ch<br>stype : packet control (4h)                                  |                  |                 | contents<br>stype     |
| 1016                       | 1                 | B0604F9F        | Packet-Accepted Control                                                       | 1                | B0604F9F        | Packet-Accepte        |
| 0                          |                   |                 | S :1h                                                                         |                  |                 | S                     |
|                            |                   |                 | packet_ackID : 3h                                                             |                  |                 | packet_ack3           |
|                            |                   |                 | buf_status : 12 available packet buffers (Ch)<br>stype : packet-accepted (Oh) |                  |                 | buf_status<br>stype   |
| 1017                       | 0                 | 448D0100        | Response Packet                                                               | 0                | 448D0001        | Response Packe        |
|                            |                   |                 | S : 0h                                                                        |                  |                 | S                     |
|                            |                   |                 | ackID : 4h                                                                    |                  |                 | ackID                 |
|                            |                   |                 | rsrv : Oh                                                                     |                  |                 | rsrv 🔻                |

Figure 2-1: Example of All display format for the RIO8 support package

| TLA<br>] <u>F</u> ile | e <u>E</u> dit ⊻ |                   | <u>S</u> ystem <u>W</u> | (indow <u>H</u> elp                                                |                   |                  | _리리                       |
|-----------------------|------------------|-------------------|-------------------------|--------------------------------------------------------------------|-------------------|------------------|---------------------------|
| 3                     |                  | EE HEW            | <u> ₹</u> ¶             | Status Idle Run                                                    | <b>→</b>          | 入                | Tel                       |
| ¦.  œ                 | } % ⊑            | a R 7             | 6 😭 🗛                   | A + M + 100                                                        |                   |                  |                           |
| 1:0                   | _                |                   | 2                       | 🚽 Delta Time: 😵 🗧 🗖 Lock Delta Time                                |                   |                  |                           |
| 1016                  |                  |                   | 16                      |                                                                    |                   |                  |                           |
| Sa                    | umple            | RIO16<br>Tx_Frame | RIO16<br>Tx_Word        | RI016<br>Transmit_Details                                          | RIO16<br>R×_Frame | RIO16<br>R×_Word | RI016<br>Receive_Detai    |
|                       | 1432             | 0                 | 54420100                | Request Packet<br>S : Oh                                           | 0                 | 54420001         | Request Packet            |
|                       |                  |                   |                         | ackID : 5h                                                         |                   |                  | ackID                     |
|                       |                  |                   |                         | rsrv : Oh                                                          |                   |                  | rsrv                      |
| L                     |                  |                   |                         | S~ :1h<br>rsrv :0h                                                 |                   |                  | S∾<br>rsrv                |
| L                     |                  |                   |                         | prio : medium priority (1h)                                        |                   |                  | prio                      |
|                       |                  |                   |                         | tt : 8-bit deviceID (0h)<br>ftype : request class (2h)             |                   |                  | tt                        |
| L                     |                  |                   |                         | ftype : request class (2h)<br>destinationID : 01h                  |                   |                  | ftype<br>destination      |
| L                     |                  |                   |                         | sourceID : OOh                                                     |                   |                  | sourceID                  |
|                       | 1433             | 0                 | DB080000                | transaction : ATOMIC dec (Dh)<br>rdsize : Bh                       | 0                 | DB080000         | transaction<br>rdsize     |
|                       |                  |                   |                         | srcTID : 08h                                                       |                   |                  | srcTID                    |
| L                     | 1434             | 0                 | 20081325                | address : 00002008h                                                | 0                 | 1008E902         | address                   |
| L                     |                  |                   |                         | wdptr :Oh<br>xaansbs :Oh                                           |                   |                  | wdptr<br>xamsbs           |
| L                     |                  |                   |                         | CRC value : 1325h                                                  |                   |                  | CRC value                 |
|                       |                  |                   |                         | *** CORRUPT CRC - COMPUTED CRC : DD81h ***                         |                   |                  | *** CORRUPT               |
|                       | 1435             | 1                 | A0645F9B                | Packet Control<br>S : 1h                                           | 1                 | A0645F9B         | Packet Control            |
| L                     |                  |                   |                         | sub_type : eop (2h)                                                |                   |                  | sub_type                  |
|                       |                  |                   |                         | contents : Ch                                                      |                   |                  | contents                  |
|                       | 1436             | <br>0             | 80647F9B                | stype : packet control (4h)<br>Packet Control                      | 0                 | 80647F9B         | stype<br>Packet Control   |
|                       | 14.00            | ¥                 |                         | S : 1h                                                             |                   |                  | S S                       |
|                       |                  |                   |                         | sub_type : jdle (Oh)                                               |                   |                  | sub_type                  |
|                       |                  |                   |                         | contents : Ch<br>stype : packet control (4h)                       |                   |                  | contents<br>stype         |
|                       | 1437             | 1                 | D0602F9F                | Packet-Accepted Control                                            | 1                 | D0602F9F         | Packet-Accepte            |
|                       |                  |                   |                         | S :1h                                                              |                   |                  | S                         |
|                       |                  |                   |                         | packet_ackID : 5h<br>buf_status : 12 available packet buffers (Ch) |                   |                  | packet_ack]<br>buf_status |
|                       |                  |                   |                         | stype : packet-accepted (Oh)                                       |                   |                  | stype                     |
|                       | 1438             | 0                 | 648D0100                | Response Packet                                                    | 0                 | 64800001         | Response Packe            |
|                       |                  |                   |                         | S : Oh                                                             |                   |                  | S<br>s = hTD              |
|                       |                  |                   |                         | ackID : 6h<br>rsrv : 0h                                            |                   |                  | ackID<br>rsrv 🔽           |
| h e                   |                  |                   |                         |                                                                    |                   |                  |                           |
|                       |                  |                   |                         |                                                                    |                   |                  |                           |

Figure 2-2 shows an example of the All display format for the RIO16 support package.

### Figure 2-2: Example of All display format for the RIO16 support package

| Packets & Symbols<br>Display Format | The Packets & Symbols display format displays information about all packets, control symbols and special messages except the message "***" INSUFFICIENT DATA TO DISASSEMBLE ***". For more information on special messages, refer to the section <i>Special Messages</i> on page 2-11.                               |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Packets Only Display<br>Format      | The Packets Only display format displays information about all packets and special messages except the message "*** INSUFFICIENT DATA TO DISASSEMBLE ***". The display format does not display control symbols. For more information on special messages, refer to the section <i>Special Messages</i> on page 2-11. |

**NOTE**. The All Display Format has the highest priority followed by Packets & Symbols and Packets Only Display Formats. When Transmit and Receive buses are being simultaneously decoded and displayed, the cycle type labels and the special messages are displayed according to the display format priority.

The training patterns are shown in all three display formats.

*Example:* In a sample, if the support displays a packet for a transmit bus and a control symbol for a receive bus, and you choose the Packets Only option, the control symbol on the receive side continues to be displayed.

### **Disassembled Data**

During data disassembly, the support packages RIO8, RIO16, RIO8\_34, and RIO16\_34 follow these conditions:

- If the combination of "read data size (rdsize)" and the "word pointer (wdptr)" is reserved, then the number of payload bytes is assumed to be zero.
- If the combination of "write data size (wrsize)" and the "word pointer (wdptr)" is reserved, then the number of payload bytes is assumed to be zero.
- For Streaming-Write packet, the TMS805 support package assumes a data payload size of 256 bytes by default.
- The "address" field is displayed as a 32-bit value. The value of the address field is displayed only when all the 29 bits of this field are acquired.
- The value of the "extended address" field is displayed only when all the 16 bits (in case of a 16-bit ext\_address field) or all the 32 bits (in case of a 32-bit ext\_address field) of that field are acquired.
- The value of the "config\_offset" field is displayed only when all the 21 bits of this field are acquired.
- The value of the "reserved" field in Maintenance Response packets is displayed only when all the 24 bits of this field are acquired.
- The value of payload data is displayed as 8 bits when the payload size is less than 8 bytes and displayed as 16-bits when the payload size is greater than 8 bytes.

### **Cycle Type Labels**

The TMS805 RapidIO support decodes and displays the individual fields for the Physical, Transport and Logical layers of the protocol. These fields are displayed in colors that are unique for each layer. The Physical Layer fields are displayed in green. The Transport Layer fields are displayed in red. The Logical Layer fields are displayed in blue.

The Packet Name is highlighted in green. Table 2-2 shows the cycle type labels for the packet names.

| Cycle type labels                      | Description         |
|----------------------------------------|---------------------|
| Implementation-Defined Request Packet  | Type 0 Packet Name  |
| Intervention-Request Packet            | Type 1 Packet Name  |
| Request Packet                         | Type 2 Packet Name  |
| Reserved Request Packet                | Type 3 Packet Name  |
| Reserved Request Packet                | Type 4 Packet Name  |
| Write Packet                           | Type 5 Packet Name  |
| Streaming-Write Packet                 | Type 6 Packet Name  |
| Reserved Request Packet                | Type 7 Packet Name  |
| Maintenance Packet                     | Type 8 Packet Name  |
| Reserved Request Packet                | Type 9 Packet Name  |
| Doorbell Packet                        | Type 10 Packet Name |
| Message Packet                         | Type 11 Packet Name |
| Reserved Response Packet               | Type 12 Packet Name |
| Response Packet                        | Type 13 Packet Name |
| Reserved Response Packet               | Type 14 Packet Name |
| Implementation-Defined Response Packet | Type 15 Packet Name |

Table 2-2: Cycle type labels for RapidIO packet names

The Control symbol name is highlighted in cyan. Table 2-3 shows the cycle type labels for the control symbol names.

Table 2-3: Cycle type labels for control symbol names

| Cycle type labels           | Description                |
|-----------------------------|----------------------------|
| Packet-Accepted Control     | Type 0 Control Symbol Name |
| Packet-Retry Control        | Type 1 Control Symbol Name |
| Packet-Not-Accepted Control | Type 2 Control Symbol Name |

| Cycle type labels                 | Description                |
|-----------------------------------|----------------------------|
| Reserved Control                  | Type 3 Control Symbol Name |
| Packet Control                    | Type 4 Control Symbol Name |
| Link Maintenance Request Control  | Type 5 Control Symbol Name |
| Link Maintenance Response Control | Type 6 Control Symbol Name |
| Reserved Control                  | Type 7 Control Symbol Name |

#### Table 2-3: Cycle type labels for control symbol names (Cont.)

The Training Patterns are highlighted in silver. Table 2-4 shows the cycle type labels for training pattern names.

#### Table 2-4: Cycle type labels for training pattern names

| Cycle type labels | Description                |
|-------------------|----------------------------|
| Training Pattern  | Indicates Training Pattern |

The packet continuation name is highlighted in green. Table 2-5 shows the cycle type labels for packet continuation names.

Table 2-5: Cycle type labels for packet continuation names

| Cycle type labels                                | Description                 |
|--------------------------------------------------|-----------------------------|
| Implementation-Defined Request Packet Continues  | Type 0 Packet Continuation  |
| Intervention Request Packet Continues            | Type 1 Packet Continuation  |
| Request Packet Continues                         | Type 2 Packet Continuation  |
| Write Packet Continues                           | Type 5 Packet Continuation  |
| Streaming-Write Packet Continues                 | Type 6 Packet Continuation  |
| Maintenance Packet Continues                     | Type 8 Packet Continuation  |
| Doorbell Packet Continues                        | Type 10 Packet Continuation |
| Message Packet Continues                         | Type 11 Packet Continuation |
| Response Packet Continues                        | Type 13 Packet Continuation |
| Implementation-Defined Response Packet Continues | Type 15 Packet Continuation |

### **Special Messages**

This section gives information about the special messages used in the TMS805 software support. The disassembler uses special messages to indicate the following significant events. These messages are highlighted in yellow. Table 2-6 shows the special messages and their descriptions.

| RapidIO special messages                    | Description                                                                                                                                                                                                                                        |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *** INSUFFICIENT DATA TO DISASSEMBLE ***    | The very first few acquired samples are not decoded until and<br>unless the FRAME signals toggle (Tx_Frame should toggle for the<br>transmitter side and Rx_Frame should toggle for the receiver side).<br>Instead this message will be displayed. |
| *** CORRUPT FIRST SYMBOL-(PARITY ERROR) *** | This message is displayed when the First Symbol of a packet fails the Parity Error Check.                                                                                                                                                          |
| *** CORRUPT SYMBOL-(PARITY ERROR) ***       | This message is displayed when the first 16-bits of a Control Symbol do not match the next 16 complement bits.                                                                                                                                     |
| *** UNKNOWN DATA ***                        | This message is displayed when the information present on the bus is not according to RapidIO protocol.                                                                                                                                            |
| DATA : xxxxxxxh (IMPLEMENTATION-DEFINED)    | This message is displayed when you have more than 32 bits of type 0 and type 15 packets.                                                                                                                                                           |
| *** RESERVED DATA ***                       | This message is displayed when there are more than 32 bits of data for all types of reserved packets.                                                                                                                                              |
| *** PAYLOAD TRUNCATED ***                   | This message is displayed whenever the "double-word" combination in not present for Type 6 (S-Write) packets.                                                                                                                                      |
| *** CORRUPT CRC - COMPUTED CRC : xxxxh ***  | This message is displayed whenever a mismatch occurs between the computed CRC and the CRC present on the bus.                                                                                                                                      |

### **Changing How Data is Displayed**

Common fields and features allow you to further modify displayed data to suit your needs. You can make common and optional display selections in the Disassembly property page (the Disassembly Format Definition overlay).

You can make selections unique to the TMS805 RapidIO support to do the following tasks:

- Change how data is displayed across all display formats
- Change the interpretation of disassembled cycles

### Optional Display Selections

Table 2-7 shows the logic analyzer disassembly display options.

| Description              | Option                                             |
|--------------------------|----------------------------------------------------|
| Show:                    | All (default)<br>Packets & Symbols<br>Packets Only |
| Highlight                | None (default)                                     |
| Disassemble Across Gaps: | Yes<br>No (default)                                |

Table 2-7: Logic analyzer disassembly display options

# **Bus Specific Fields** You can make optional selections for disassembled data. In addition to the common selections (described in the information on basic operations), you can change the displayed data in the following ways. For the RIO8 and RIO16 supports, the submenu has the title:

RIO8 Controls RIO16 Controls

Figure 2-3 shows the disassembly display options for the TMS805 RapidIO support package.

|                           | • •                          | · · · · · · · · · · · · · · · · · · · |
|---------------------------|------------------------------|---------------------------------------|
| Properties - Listing 1    |                              | ? X                                   |
| About Data Listing Window | Column Marks Disassembly     |                                       |
|                           |                              |                                       |
| Module: RIO8              |                              |                                       |
|                           |                              |                                       |
| Show: All                 | Disassemble Across Gaps      |                                       |
| - Highlight               | RIO8 Controls                |                                       |
| <b>T</b>                  | Select Type: Tx only         |                                       |
|                           | Device ID Width: 8-bit       |                                       |
| <b>v</b>                  | Extended Address Size: 0-bit |                                       |
|                           | Linking Function: OFF        |                                       |
|                           | Linking Range: 0             |                                       |
|                           |                              |                                       |
|                           |                              |                                       |
|                           |                              |                                       |
| OK Cancel                 | Apply Help                   |                                       |
|                           |                              |                                       |

Figure 2-3: Disassembly display options

**Select Type.** Select the type of field for the device from one of the following:

Select Type: Tx Only (default) Rx Only Tx & Rx

**Device ID Width.** Select the field for transport type (tt) field value. Select one of the following options:

Device ID Width: 8 bit (default) 16 bit

**Extended Address Size.** Select the size of the extended address field. Select one of the following options:

Extended Address Size: 0 bit (default) 16 bit 32 bit

Linking Function. Select Linking Function to toggle the linking function on or off.

Linking Function: OFF (default) ON

**Linking Range.** Enter the number of samples (a decimal value between 0 and 9999) to be linked. If you enter a value greater than 9999, then that value is replaced by 9999.

Linking Range: 0 (default)

**NOTE**. The linking range specifies the number of samples from the Request Packet to the corresponding response packet or the corresponding control symbol containing the ID information. This option is also necessary for deciding the payload size. A detailed explanation is given in section Linking Function on page 2-21. Figure 2-4 shows the disassembly display options for the RIO8\_34 and RIO16\_34 support packages.

| Properties - Listing 1                                                             | <u>? ×</u> |
|------------------------------------------------------------------------------------|------------|
| About Data Listing Window Column Marks Disassembly                                 |            |
| Module: RI016_34                                                                   |            |
| Show: All 🔽 🗖 Disassemble Across Gaps                                              |            |
| Highlight  FI016_34 Controls  Device ID Width: 8-bit  Extended Address Size: 0-bit |            |
| OK Cancel Apply Help                                                               |            |

## Figure 2-4: Disassembly display options for the RIO8\_34 and RIO16\_34 support packages

**Device ID Width.** Select the field for transport type (tt) field value. Select one of the following options:

Device ID Width: 8 bit (default) 16 bit

**Extended Address Size.** Select the size of the extended address field. Select one of the following options:

Extended Address Size: 0 bit (default) 16 bit 32 bit

### Viewing an Example of Disassembled Data

A demonstration system file (or demonstration reference memory) is provided on your CD-ROM to view an example of how the RapidIO bus cycles look when they are disassembled. Viewing this system file is not a requirement for preparing the module for use and you can view it without connecting the logic analyzer to your target system.

Information on basic operations describes how to view the file.

## **Trigger Programs**

This section describes how to load trigger programs. The RIO8, RIO16, RIO8\_34, and RIO16\_34 support packages contain a library of EasyTrigger programs to enable you to quickly trigger and qualify common aspects of the RapidIO protocol. Optionally, for RIO8\_34 and RIO16\_34, idle control symbols can also be filtered using EasyTriggers.

The TMS805 RapidIO support package installs trigger programs for each support in the following paths:

- Trigger Programs for the RIO8 support package are installed in the C:\Program Files\TLA700\Supports\RIO8\EasyTriggers folder.
- Trigger Programs for the RIO16 support package are installed in the C:\Program Files\TLA700\Supports\RIO16\EasyTriggers folder.
- Trigger Programs for the RIO8\_34 support package are installed in the C:\Program Files\TLA700\Supports\RIO8\_34\EasyTriggers folder.
- Trigger Programs for the RIO16\_34 support package are installed in the C:\Program Files\TLA700\Supports\RIO16\_34\EasyTriggers folder.

### **Loading Trigger Programs**

To load a trigger program from any of the support packages, follow these steps:

Ъ

- **1.** Load the support package.
- 2. From the system window, click the Trig Trigger button.

**3.** Figure 2-5 shows the window that opens.

| TLA - [Trigger: R108]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| III Ele Edit View System Window Help                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Image: Image |
| D-T L-T S-T state fried X En En Storage All Trigger Pos - 50% -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| □ Force Main Prefil MagnWu 125ps ▼ MagnWu Trigger Pos                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| EasyTrigger PowerTrigger                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Layngya Towenigge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 💽 Standard Programs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| - Support programs: RI08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ⊢ Transmit Bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ⊡- Control Symbols                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Trigger on control symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Packets                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Trigger on acknowledged packet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| □- Training Pattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Trigger on Training Pattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| E-Receive Bus                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| - Control symbols                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| <ul> <li>Trigger on Type0 Packet (User-Defined Request Class)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| - Trigger on Type1 Packet (Intervention-Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Trigger on Type2 Packet (Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Trioner on Tune5 Packet (Write Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Select the desired control symbol:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| (Any_Symbol 💌 Sym                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Description:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Triggers when a control symbol matches                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| the above criteria. The occurrance of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| symbol is gualified by FRAME and the <u>xx xx xx (symbol)</u> <u>xx xx xx</u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| value of the S-bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| For Help, press F1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Figure 2-5: Loading trigger programs

- 4. Scroll through the EasyTriggers to find the trigger programs that you need.
- 5. Select an EasyTrigger program from the list and fill in the fields.

You are now ready to trigger on the acquired data.

For more information, refer to the logic analyzer online help and the logic analyzer user manual.

| <b>RIO8 Trigger Programs</b> | The following is a list of EasyTrigger programs for the RIO8 support. Each of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                              | the EasyTriggers exists for both the transmit and receive side of the bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                              | Trigger on control symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                              | Trigger on Type0 Packet (User-Defined Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                              | Trigger on Type1 Packet (Intervention-Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                              | Trigger on Type2 Packet (Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                              | Trigger on Type5 Packet (Write Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                              | Trigger on Type6 Packet (Streaming-Write Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                              | Trigger on Type8 Packet (Configuration Read Request)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                              | Trigger on Type8 Packet (Configuration Read Response)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                              | Trigger on Type8 Packet (Configuration Write Request)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                              | Trigger on Type8 Packet (Configuration Write Response)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                              | Trigger on Type8 Packet (Port Write Request)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                              | Trigger on Type10 Packet (Doorbell Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                              | Trigger on Type11 Packet (Message Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                              | Trigger on Type13 Packet (Response without payload)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                              | Trigger on Type13 Packet (Response with payload)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                              | Trigger on Type13 Packet (Message Response)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                              | Trigger on Type15 Packet (User-Defined Response Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                              | Trigger on acknowledged packet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                              | Trigger on Training Pattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RIO16 Trigger Programs       | The following is a list of EasyTrigger programs for the RIO16 support. Each of the EasyTriggers exists for both the transmit and receive side of the bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RIO16 Trigger Programs       | the EasyTriggers exists for both the transmit and receive side of the bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| RIO16 Trigger Programs       | the EasyTriggers exists for both the transmit and receive side of the bus.<br>Trigger on control symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RIO16 Trigger Programs       | the EasyTriggers exists for both the transmit and receive side of the bus.<br>Trigger on control symbol<br>Trigger on Type0 Packet (User-Defined Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RIO16 Trigger Programs       | the EasyTriggers exists for both the transmit and receive side of the bus.<br>Trigger on control symbol<br>Trigger on Type0 Packet (User-Defined Request Class)<br>Trigger on Type1 Packet (Intervention-Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| RIO16 Trigger Programs       | the EasyTriggers exists for both the transmit and receive side of the bus.<br>Trigger on control symbol<br>Trigger on Type0 Packet (User-Defined Request Class)<br>Trigger on Type1 Packet (Intervention-Request Class)<br>Trigger on Type2 Packet (Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RIO16 Trigger Programs       | the EasyTriggers exists for both the transmit and receive side of the bus.<br>Trigger on control symbol<br>Trigger on Type0 Packet (User-Defined Request Class)<br>Trigger on Type1 Packet (Intervention-Request Class)<br>Trigger on Type2 Packet (Request Class)<br>Trigger on Type5 Packet (Write Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RIO16 Trigger Programs       | the EasyTriggers exists for both the transmit and receive side of the bus.<br>Trigger on control symbol<br>Trigger on Type0 Packet (User-Defined Request Class)<br>Trigger on Type1 Packet (Intervention-Request Class)<br>Trigger on Type2 Packet (Request Class)<br>Trigger on Type5 Packet (Write Class)<br>Trigger on Type6 Packet (Streaming-Write Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| RIO16 Trigger Programs       | the EasyTriggers exists for both the transmit and receive side of the bus.<br>Trigger on control symbol<br>Trigger on Type0 Packet (User-Defined Request Class)<br>Trigger on Type1 Packet (Intervention-Request Class)<br>Trigger on Type2 Packet (Request Class)<br>Trigger on Type5 Packet (Write Class)<br>Trigger on Type6 Packet (Streaming-Write Class)<br>Trigger on Type8 Packet (Configuration Read Request)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RIO16 Trigger Programs       | the EasyTriggers exists for both the transmit and receive side of the bus.<br>Trigger on control symbol<br>Trigger on Type0 Packet (User-Defined Request Class)<br>Trigger on Type1 Packet (Intervention-Request Class)<br>Trigger on Type2 Packet (Request Class)<br>Trigger on Type5 Packet (Write Class)<br>Trigger on Type6 Packet (Streaming-Write Class)<br>Trigger on Type8 Packet (Configuration Read Request)<br>Trigger on Type8 Packet (Configuration Read Response)                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RIO16 Trigger Programs       | the EasyTriggers exists for both the transmit and receive side of the bus.<br>Trigger on control symbol<br>Trigger on Type0 Packet (User-Defined Request Class)<br>Trigger on Type1 Packet (Intervention-Request Class)<br>Trigger on Type2 Packet (Request Class)<br>Trigger on Type5 Packet (Write Class)<br>Trigger on Type6 Packet (Streaming-Write Class)<br>Trigger on Type8 Packet (Configuration Read Request)<br>Trigger on Type8 Packet (Configuration Read Response)<br>Trigger on Type8 Packet (Configuration Write Request)                                                                                                                                                                                                                                                                                                                                                                           |
| RIO16 Trigger Programs       | <ul> <li>the EasyTriggers exists for both the transmit and receive side of the bus.</li> <li>Trigger on control symbol</li> <li>Trigger on Type0 Packet (User-Defined Request Class)</li> <li>Trigger on Type1 Packet (Intervention-Request Class)</li> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> </ul>                                                                                                                                                                 |
| RIO16 Trigger Programs       | <ul> <li>the EasyTriggers exists for both the transmit and receive side of the bus.</li> <li>Trigger on control symbol</li> <li>Trigger on Type0 Packet (User-Defined Request Class)</li> <li>Trigger on Type1 Packet (Intervention-Request Class)</li> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> </ul>                                                                                                                                                                           |
| RIO16 Trigger Programs       | <ul> <li>the EasyTriggers exists for both the transmit and receive side of the bus.</li> <li>Trigger on control symbol</li> <li>Trigger on Type0 Packet (User-Defined Request Class)</li> <li>Trigger on Type1 Packet (Intervention-Request Class)</li> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> <li>Trigger on Type8 Packet (Doorbell Class)</li> </ul>                                                                                                                         |
| RIO16 Trigger Programs       | <ul> <li>the EasyTriggers exists for both the transmit and receive side of the bus.</li> <li>Trigger on control symbol</li> <li>Trigger on Type0 Packet (User-Defined Request Class)</li> <li>Trigger on Type1 Packet (Intervention-Request Class)</li> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> <li>Trigger on Type8 Packet (Doorbell Class)</li> <li>Trigger on Type11 Packet (Message Class)</li> </ul>                                                                       |
| RIO16 Trigger Programs       | <ul> <li>the EasyTriggers exists for both the transmit and receive side of the bus.</li> <li>Trigger on control symbol</li> <li>Trigger on Type0 Packet (User-Defined Request Class)</li> <li>Trigger on Type1 Packet (Intervention-Request Class)</li> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> <li>Trigger on Type10 Packet (Doorbell Class)</li> <li>Trigger on Type11 Packet (Response without payload)</li> </ul>                                                           |
| RIO16 Trigger Programs       | <ul> <li>the EasyTriggers exists for both the transmit and receive side of the bus.</li> <li>Trigger on control symbol</li> <li>Trigger on Type0 Packet (User-Defined Request Class)</li> <li>Trigger on Type1 Packet (Intervention-Request Class)</li> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> <li>Trigger on Type10 Packet (Doorbell Class)</li> <li>Trigger on Type13 Packet (Response without payload)</li> <li>Trigger on Type13 Packet (Response with payload)</li> </ul> |
| RIO16 Trigger Programs       | <ul> <li>the EasyTriggers exists for both the transmit and receive side of the bus.</li> <li>Trigger on control symbol</li> <li>Trigger on Type0 Packet (User-Defined Request Class)</li> <li>Trigger on Type1 Packet (Intervention-Request Class)</li> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> <li>Trigger on Type10 Packet (Doorbell Class)</li> <li>Trigger on Type13 Packet (Response without payload)</li> <li>Trigger on Type13 Packet (Message Response)</li> </ul>      |
| RIO16 Trigger Programs       | <ul> <li>the EasyTriggers exists for both the transmit and receive side of the bus.</li> <li>Trigger on control symbol</li> <li>Trigger on Type0 Packet (User-Defined Request Class)</li> <li>Trigger on Type1 Packet (Intervention-Request Class)</li> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> <li>Trigger on Type10 Packet (Doorbell Class)</li> <li>Trigger on Type13 Packet (Response without payload)</li> <li>Trigger on Type13 Packet (Response with payload)</li> </ul> |

| RIO8_34 Trigger Programs | The following is a list of EasyTrigger programs for the RIO8_34 support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                          | Trigger on control symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                          | Trigger on Type0 Packet (User-Defined Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                          | Trigger on Type1 Packet (Intervention-Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                          | Trigger on Type2 Packet (Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                          | Trigger on Type5 Packet (Write Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                          | Trigger on Type6 Packet (Streaming-Write Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                          | Trigger on Type8 Packet (Configuration Read Request)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                          | Trigger on Type8 Packet (Configuration Read Response)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                          | Trigger on Type8 Packet (Configuration Write Request)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                          | Trigger on Type8 Packet (Configuration Write Response)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                          | Trigger on Type8 Packet (Port Write Request)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                          | Trigger on Type10 Packet (Doorbell Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                          | Trigger on Type11 Packet (Message Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                          | Trigger on Type13 Packet (Response without payload)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                          | Trigger on Type13 Packet (Response with payload)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                          | Trigger on Type13 Packet (Message Response)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                          | Trigger on Type15 Packet (User-Defined Response Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                          | Trigger on Training Pattern                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| RIO16_34 Trigger         | The following is a list of EasyTrigger programs for the RIO16_34 support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Programs                 | Trigger on control symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                          | Trigger on Type0 Packet (User-Defined Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                          | Trigger on Type1 Packet (Intervention-Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                          | Trigger on Type1 Packet (Intervention-Request Class)<br>Trigger on Type2 Packet (Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                          | Trigger on Type2 Packet (Request Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                          | Trigger on Type2 Packet (Request Class)<br>Trigger on Type5 Packet (Write Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                          | Trigger on Type2 Packet (Request Class)<br>Trigger on Type5 Packet (Write Class)<br>Trigger on Type6 Packet (Streaming-Write Class)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                          | Trigger on Type2 Packet (Request Class)<br>Trigger on Type5 Packet (Write Class)<br>Trigger on Type6 Packet (Streaming-Write Class)<br>Trigger on Type8 Packet (Configuration Read Request)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                          | Trigger on Type2 Packet (Request Class)<br>Trigger on Type5 Packet (Write Class)<br>Trigger on Type6 Packet (Streaming-Write Class)<br>Trigger on Type8 Packet (Configuration Read Request)<br>Trigger on Type8 Packet (Configuration Read Response)                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                          | Trigger on Type2 Packet (Request Class)<br>Trigger on Type5 Packet (Write Class)<br>Trigger on Type6 Packet (Streaming-Write Class)<br>Trigger on Type8 Packet (Configuration Read Request)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                          | <ul> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> </ul>                                                                                                                                                                                                                                                                                                                                                   |
|                          | <ul> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> </ul>                                                                                                                                                                                                                                                                                   |
|                          | <ul> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> </ul>                                                                                             |
|                          | <ul> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> <li>Trigger on Type10 Packet (Doorbell Class)</li> </ul>                                                                                                                                                                          |
|                          | <ul> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> <li>Trigger on Type10 Packet (Doorbell Class)</li> <li>Trigger on Type11 Packet (Message Class)</li> </ul>                                                                                                                        |
|                          | <ul> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> <li>Trigger on Type10 Packet (Doorbell Class)</li> <li>Trigger on Type11 Packet (Message Class)</li> <li>Trigger on Type13 Packet (Response without payload)</li> </ul>                                                           |
|                          | <ul> <li>Trigger on Type2 Packet (Request Class)</li> <li>Trigger on Type5 Packet (Write Class)</li> <li>Trigger on Type6 Packet (Streaming-Write Class)</li> <li>Trigger on Type8 Packet (Configuration Read Request)</li> <li>Trigger on Type8 Packet (Configuration Read Response)</li> <li>Trigger on Type8 Packet (Configuration Write Request)</li> <li>Trigger on Type8 Packet (Configuration Write Response)</li> <li>Trigger on Type8 Packet (Port Write Request)</li> <li>Trigger on Type10 Packet (Doorbell Class)</li> <li>Trigger on Type11 Packet (Message Class)</li> <li>Trigger on Type13 Packet (Response without payload)</li> <li>Trigger on Type13 Packet (Response with payload)</li> </ul> |

## **Linking Function**

This section describes the Linking Function. The linking function provides transaction and operation level linking between the Request and the Response Packets. Transaction level linking occurs between the Request Packet and the corresponding Response Packet. Operation level linking occurs between the Request or Response Packet and the corresponding control symbol.

Linking is available only when the following disassembly options are selected and set to:

| Select Type:      | Tx & Rx                         |
|-------------------|---------------------------------|
| Linking Function: | ON                              |
| Linking Range:    | values between 0-9999 (decimal) |

The linking function is operational for:

- All Request Packets (except Reserved Request Packets) that have a corresponding Response Packet.
- All "Acknowledge Control Symbols" and the corresponding Request or Response Packet.
- All Request Packet (except Reserved Request Packets) in the Transmit\_Details column linking is done between the corresponding Control Symbol Response and Response Packet in the Receive\_Details column.
- All Request Packet (except Reserved Request Packets) in the Receive\_Details column linking is done between the corresponding Control Symbol Response and Response Packet in the Transmit Details column.

Two levels of linking — Forward Linking and Backward Linking, are performed between the Request Packets, Response Packets and intermediate Control Symbols.

**NOTE**. The Linking function is available only on RIO8 and RIO16 support packages.

### **Forward Linking**

This section describes Forward Linking for the TMS805 RapidIO support package.

| Forward Linking<br>Description  | Forward Linking is performed between the Request Packet and the correspond-<br>ing control symbol, and also between the Request Packet and the corresponding<br>Response Packet. If Forward Linking fails, then the linking cycle type message<br>given in Table 2-8 on page 2-23 is displayed.                                                                                                                                                                                             |  |  |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                 | Linking between the Request Packet and the intermediate Control Symbol. At every Request Packet (except Reserved Request Packet), the disassembly scans a fixed number of samples (defined by the Linking Range option) forward and tries to match the ackID fields in the Request Packet and the responding Control Symbol. If a match is found, the sample number of the responding Control Symbol is placed at the Request Packet.                                                       |  |  |
|                                 | Linking between the Request Packet and Response Packet. At every Request<br>Packet (except Reserved Request Packet), the disassembly scans a fixed number<br>of samples (defined by the Linking Range option) forward and tries to match the<br>srcTID field in the Request Packet and the targetTID field in the Response<br>Packets. If a match is found, the sample number and the "status" field informa-<br>tion of the corresponding Response Packet is placed at the Request Packet. |  |  |
| Backward Linking                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|                                 | This section describes Backward Linking for the TMS805 RapidIO support package.                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
| Backward Linking<br>Description | Backward Linking is performed between the intermediate control symbol and the Request Packet or Response Packet, and also between the Response Packet and the Request Packet. If Backward Linking fails, then the linking cycle type message given in Table 2-8 on page 2-23 is displayed.                                                                                                                                                                                                  |  |  |
|                                 | Linking between the intermediate Control Symbol and its Request or Response<br>Packet. At every Acknowledge Control Symbol, the disassembly scans a fixed<br>number of samples (defined by the Linking Range option) backwards and tries to<br>match the ackID fields in the Control Symbol and the Request or Response<br>Packets. If a match is found, the sample number of the responding Request or<br>Response Packet is placed at the Control Symbol.                                 |  |  |
|                                 | Linking between the Response Packet and the Request Packet. At every Response Packet, the disassembly scans a fixed number of samples (defined by the Linking Range option) backwards and tries to match the targetTID field in the Response Packet and the srcTID field in the Request Packets. If a match is found, the sample number of the corresponding Request Packet is placed at the Response Packet.                                                                               |  |  |

### Linking Cycle Type Labels

Table 2-8 shows the linking labels and their descriptions when the Linking Function is turned on.

| Cycle type labels              | Description                                                                                                              |  |  |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| RESPONSE NOT FOUND             | This message is displayed when any of the following conditions occur during forward linking:                             |  |  |
|                                | A Gap was encountered when looking for a response or symbol.                                                             |  |  |
|                                | The end of the acquisition was reached before finding a corresponding response or symbol.                                |  |  |
|                                | Both packet and symbol responses were not found.                                                                         |  |  |
|                                | The Linking Range was entered as zero.                                                                                   |  |  |
| PACKET RESPONSE NOT FOUND      | This message is displayed when the corresponding response packet is not found in the acquisition during forward linking. |  |  |
| CONTROL RESPONSE NOT FOUND     | This message is displayed when the corresponding control symbol is not found in the acquisition during forward linking.  |  |  |
| CORRESPONDING PACKET NOT FOUND | This message is displayed when backward linking for control symbols not successful.                                      |  |  |
| REQUEST NOT FOUND              | This message is displayed when backward linking for response packets is not successful.                                  |  |  |

### Limitations

The Linking Function has the following limitations:

- If the transaction field of any Request Packet, Write Packet or Maintenance Packet is "reserved" then the corresponding Response Packet is not forward linked.
- If both the Request and the Response Packets do not lie within the linking range entered in the disassembly properties window, linking is not done.

|          | E NEW            | <b>;</b>        | Status Idle Run                                                               | ] →              | <b>≯</b> i      |                                                                               |
|----------|------------------|-----------------|-------------------------------------------------------------------------------|------------------|-----------------|-------------------------------------------------------------------------------|
| <br>₽↓ ∦ |                  | . 1             |                                                                               |                  |                 | E                                                                             |
| • 0      |                  |                 |                                                                               |                  |                 |                                                                               |
| 17       | _                | 21              | 🗧 🛛 Delta Time: 🕇 180ns 📑 🗌 Lock Delta Time                                   |                  |                 |                                                                               |
| 3        | RI               | 38              |                                                                               |                  |                 |                                                                               |
| 5ample   | RIO8<br>Tx_Frame | RIO8<br>Tx_Word | RIO8<br>Transmit_Details                                                      | RIO8<br>Rx_Frame | RIO8<br>Rx_Word | RIO8<br>Receive_Details                                                       |
| 570      | _                | 14450100        | Write Packet                                                                  | 1                | 14450001        | Write Packet                                                                  |
|          |                  |                 | (Packet-Accepted:578 DONE:608)                                                |                  |                 | (Packet-Accepted:610)                                                         |
|          |                  |                 | S : 0h<br>ackID : 1h                                                          |                  |                 | S : 0h<br>ackID : 1h                                                          |
|          |                  |                 | rsrv : Oh                                                                     |                  |                 | rsrv : Oh                                                                     |
|          |                  |                 | S~ : 1h<br>rsrv : 0h                                                          |                  |                 | S~ : 1h<br>rsrv : 0h                                                          |
|          |                  |                 | prio : medium priority (1h)                                                   |                  |                 | prio : medium priority (1h)                                                   |
|          |                  |                 | tt : 8-bit deviceID (Oh)                                                      |                  |                 | tt : 8-bit deviceID (Oh)                                                      |
|          |                  |                 | ftype : write class (5h)<br>destinationID : 01h                               |                  |                 | ftype : write class (5h)<br>destinationID : 00h                               |
|          |                  |                 | sourceID : OOh                                                                |                  |                 | sourceID : 01h                                                                |
| 571      | 1                | 5B010000        | transaction : NWRITE_R (5h)<br>wrsize : Bh                                    | 1                | 4D010000        | transaction : NWRITE (4h)<br>wrsize : Dh                                      |
|          |                  |                 | srcTID : 01h                                                                  |                  |                 | srcTID : 01h                                                                  |
| 572      | 0                | 80607F9F        | Packet-Accepted Control                                                       | 0                | 80607F9F        | Packet-Accepted Control                                                       |
|          |                  |                 | (Write Packet:534)<br>S : 1h                                                  |                  |                 | (Response Packet:13)<br>S : 1h                                                |
|          |                  |                 | packet_ackID : Oh                                                             |                  |                 | packet_ackID : Oh                                                             |
|          |                  |                 | buf_status : 12 available packet buffers (Ch)<br>stype : packet-accepted (Oh) |                  |                 | buf_status : 12 available packet buffers (Ch)<br>stype : packet-accepted (Oh) |
| 573      |                  | 20000E0E        | Write Packet Continues                                                        | 0                | 10040EOE        | Write Packet Continues                                                        |
|          |                  |                 | address : 00002000h                                                           |                  |                 | address : 00001000h                                                           |
|          |                  |                 | wdptr : Oh<br>xamsbs : Oh                                                     |                  |                 | wdptr :1h<br>xamsbs :0h                                                       |
|          |                  |                 | PAYLOAD O : OEOEh                                                             |                  |                 | PAYLOAD 0 : OEOEh                                                             |
| 574      | 0                | OEOEOFOF        | PAYLOAD 2 : OEOEh                                                             | 0                | OEOEOFOF        | PAYLOAD 2 : OEOEh                                                             |
| 575      | 0                | OFOFCB93        | PAYLOAD 4 : OFOFH<br>PAYLOAD 6 : OFOFH                                        | 0                | OFOFOEOE        | PAYLOAD 4 : OFOFH<br>PAYLOAD 6 : OFOFH                                        |
|          |                  |                 | CRC value : CB93h                                                             |                  |                 | PAYLOAD 8 : OEOEh                                                             |
| 576      | 1                | AO645F9B        | Packet Control<br>S : 1h                                                      | 0                | OEOEOFOF        | PAYLOAD 10 : OEOEh<br>PAYLOAD 12 : OFOFh                                      |
|          |                  |                 | S : 1h<br>sub_type : eop (2h)                                                 |                  |                 | PAYLOAD 12 : OFOFh                                                            |
|          |                  |                 | contents : Ch                                                                 |                  |                 |                                                                               |
| 577      | 0                | 80647F9B        | stype : packet control (4h)<br>Packet Control                                 | 0                | OFOFOEOE        | PAYLOAD 14 : OFOFh                                                            |
| 577      |                  |                 | S : 1h                                                                        |                  |                 | PAYLOAD 16 : OEOEh                                                            |
|          |                  |                 | sub_type : idle (Oh)                                                          |                  |                 |                                                                               |
|          |                  |                 | contents : Ch<br>stype : packet control (4h)                                  |                  |                 |                                                                               |
| 578      | 1                | 80647F9B        | Packet Control                                                                | 1                | 90606F9F        | Packet-Accepted Control                                                       |
|          |                  |                 | S : 1h<br>sub_type : idle (Oh)                                                |                  |                 | (Write Packet:570)<br>S : 1h                                                  |
|          |                  |                 | contents : Ch                                                                 |                  |                 | packet_ackID : 1h                                                             |
|          |                  |                 | stype : packet control (4h)                                                   |                  |                 | buf_status : 12 available packet buffers (Ch)                                 |
| 579      | 0                | 80647F9B        | Packet Control                                                                | 1                | OEOEOFOF        | stype : packet-accepted (Oh)<br>Write Packet Continues                        |
|          |                  |                 | S : 1h                                                                        |                  |                 | PAYLOAD 18 : OEOEh                                                            |
|          |                  |                 | sub_type : idle (Oh)                                                          |                  |                 | PAYLOAD 20 : OFOFH                                                            |
|          |                  |                 | contents : Ch<br>stype : packet control (4h)                                  |                  |                 |                                                                               |
| 580      | 1                | 80647F9B        | Packet Control                                                                | 1                | OFOFOEOE        |                                                                               |
|          |                  |                 | S : 1h                                                                        |                  |                 | PAYLOAD 24 : OEOEh                                                            |
|          |                  |                 | sub_type : idle (Oh)<br>contents : Ch                                         |                  |                 |                                                                               |
|          |                  |                 | stype : nacket control (4h)                                                   |                  |                 |                                                                               |

Figure 2-6 shows a display of the RIO8 reference memory when the Linking Function is switched on.

Figure 2-6: Example of the Linking Function

## Setup/Hold Time Adjustments

Most devices you test require an adjustment of the Setup/Hold values in the TLA700 Application. The logic analyzer application provides AutoDeskew to automatically deskew and verify the logic analyzer Setup/Hold window. AutoDeskew can also be used to test Setup/Hold violations of the current setting. For more information on AutoDeskew, refer to the logic analyzer online help.

The Setup/Hold adjustments can be made for each channel. You can use custom clock setups and different Setup/Hold settings for each type of clocking. The AutoDeskew capability to analyze the Setup/Hold violations allows you to test for violations that occur with current Setup/Hold settings. You can automatically convert a test setup to a trigger setup for use with the logic analyzer trigger system. This allows you to determine exactly which channels may be failing the Setup/Hold requirements.

AutoDeskew is preconfigured for the support packages RIO8, RIO16, RIO8\_34, and RIO16\_34. Follow the steps to use AutoDeskew:

- 1. Load the support package and click the AutoDeskew button on the tool bar to open the AutoDeskew window.
- 2. Click the Define Setup button to display the AutoDeskew Setup dialog.
- **3.** Select Custom under AutoDeskew mode. Based on the loaded support package, the AutoDeskew configurations and settings show different options.
- **4.** Choose the appropriate options for the AutoDeskew configuration and settings.
- 5. Click the Analyze button to start analysis.
- 6. After the analysis is complete, the results are displayed.
- 7. Click the Apply button to apply the analyzed results. You can manually examine the window choices and move the sample point if needed before clicking the Apply button.

Each support has several AutoDeskew configurations based on the clock signal that is used as a source clock for acquisition. Each Configuration has several settings corresponding to the channels to be analyzed.

### **RIO8 Configurations and Settings**

You can select the following configurations and settings for the RIO8 support package.

| RIO8 RCLK0 AutoDeskew<br>Configuration | <ul> <li>The following settings are available for RIO8 RCLK0 AutoDeskew:</li> <li>Analyze RIO Receive channels</li> <li>Analyze RIO channels</li> </ul> |
|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| RIO8 TCLK0 AutoDeskew<br>Configuration | <ul><li>The following settings are available for RIO8 TCLK0 AutoDeskew:</li><li>Analyze RIO Transmit channels</li></ul>                                 |

• Analyze RIO channels

## **RIO16 Configurations and Settings**

You can select the following configurations and settings for the RIO16 support package.

| RIO16 RCLK1                                | The following settings are available for RIO16 RCLK1 AutoDeskew:                                                                                          |
|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| AutoDeskew<br>Configuration                | Analyze RIO Receive channels                                                                                                                              |
| •                                          | Analyze RIO channels                                                                                                                                      |
| RIO16 RCLK0<br>AutoDeskew<br>Configuration | <ul> <li>The following settings are available for RIO16 RCLK0 AutoDeskew:</li> <li>Analyze RIO Receive channels</li> <li>Analyze RIO channels</li> </ul>  |
| RIO16 TCLK1<br>AutoDeskew<br>Configuration | <ul> <li>The following settings are available for RIO16 TCLK1 AutoDeskew:</li> <li>Analyze RIO Transmit channels</li> <li>Analyze RIO channels</li> </ul> |
| RIO16 TCLK0<br>AutoDeskew<br>Configuration | <ul> <li>The following settings are available for RIO16 TCLK0 AutoDeskew:</li> <li>Analyze RIO Transmit channels</li> <li>Analyze RIO channels</li> </ul> |

### **RIO8\_34 Configurations and Settings**

You can select the following configurations and settings for the RIO8\_34 support package.

RIO8\_34 AutoDeskew Configuration The following settings are available for RIO8 34 AutoDeskew:

■ Analyze RIO channels

## **RIO16\_34 Configurations and Settings**

You can select the following configurations and settings for the RIO16\_34 support package.

RIO16\_34 AutoDeskew Configuration The following settings are available for RIO16\_34 AutoDeskew:

Analyze RIO channels

# Reference

## **Channel Group Definitions**

This section lists the channel group definitions for the RapidIO product required for disassembly.

### **Channel Groups**

Channel groups required for clocking and disassembly for TMS805 RapidIO bus support are as follows:

**RIO8:** The following groups are required for disassembly. Only these groups are displayed in the listing window.

Tx\_Frame Tx\_Word Transmit\_Details Rx\_Frame Rx\_Word Receive\_Details Timestamp

The following trigger groups are used for triggering and are not displayed in the listing window.

| Tx Symbol     | Rx Symbol     |
|---------------|---------------|
| Tx Packet     | Rx Packet     |
| Tx Sbit       | Rx Sbit       |
| Tx AckID      | Rx AckID      |
| Tx Priority   | Rx Priority   |
| Tx Tt         | Rx Tt         |
| Tx Ftype      | Rx Ftype      |
| Tx DestID     | Rx DestID     |
| Tx SrcID      | Rx SrcID      |
| Tx Ttype      | Rx Ttype      |
| Tx_Msglen     | Rx_Msglen     |
| Tx Size       | Rx Size       |
| Tx_Status     | Rx Status     |
| Tx_TID        | Rx_TID        |
| Tx_Letter     | Rx_Letter     |
| Tx_Mbox       | Rx_Mbox       |
| Tx_MsgSeg     | Rx_MsgSeg     |
| Tx_HopCount   | Rx_HopCount   |
| Tx_DrBellInfo | Rx_DrBellInfo |

| Tx_SecDomain<br>Tx_SecID      | Rx_SecDomain<br>Rx_SecID      |
|-------------------------------|-------------------------------|
| Tx_SecTID                     | Rx_SecTID                     |
| Tx_Config[0:7]                | Rx_Config[0:7]                |
| Tx_Config[8:20]<br>Tx_A[0:15] | Rx_Config[8:20]<br>Rx A[0:15] |
| Tx_A[16:31]                   | Rx_A[16:31]                   |
| Tx_A[0:31]                    | Rx_A[0:31]                    |
| Tx_A1[0:15]                   | Rx_A1[0:15]                   |
| Tx_A1[16:31]                  | Rx_A1[16:31]                  |
| Tx_Data[0:15]                 | Rx_Data[0:15]                 |
| Tx_Data[16:31]                | Rx_Data[16:31]                |
| Tx_Data[0:31]                 | Rx_Data[0:31]                 |
| Tx_Data[0]                    | Rx_Data[0]                    |
| Tx_Data[8]                    | Rx_Data[8]                    |
| Tx_Data[16]                   | Rx_Data[16]                   |
| Tx_Data[24]                   | Rx_Data[24]                   |
|                               | zIdle                         |

**RIO16:** The following groups are required for disassembly. Only these groups are displayed in the listing window.

Tx\_Frame Tx\_Word Transmit\_Details Rx\_Frame Rx\_Word Receive\_Details Timestamp

The following trigger groups are used for triggering and are not displayed in the listing window.

| Tx_Symbol   | Rx_Symbol   |
|-------------|-------------|
| Tx_Packet   | Rx_Packet   |
| Tx_Sbit     | Rx_Sbit     |
| Tx_AckID    | Rx_AckID    |
| Tx_Priority | Rx_Priority |
| Tx_Tt       | Rx_Tt       |
| Tx_Ftype    | Rx_Ftype    |
| Tx_DestID   | Rx_DestID   |
| Tx_SrcID    | Rx_SrcID    |
| Tx_Ttype    | Rx_Ttype    |
| Tx_Msglen   | Rx_Msglen   |
| Tx_Size     | Rx_Size     |
| Tx_Status   | Rx_Status   |

| Tx_TID          | Rx_TID                |
|-----------------|-----------------------|
| Tx_Letter       | Rx_Letter             |
| Tx_Mbox         | Rx_Mbox               |
| Tx_MsgSeg       | Rx_MsgSeg             |
| Tx_HopCount     | Rx_HopCount           |
| Tx_DrBellInfo   | Rx_DrBellInfo         |
| Tx_SecDomain    | Rx_SecDomain          |
| Tx_SecID        | Rx_SecID              |
| Tx_SecTID       | Rx_SecTID             |
| Tx_Config[0:7]  | Rx_Config[0:7]        |
| Tx_Config[8:20] | Rx_Config[8:20]       |
| Tx_A[0:15]      | Rx_A[0:15]            |
| Tx_A[16:31]     | Rx_A[16:31]           |
| Tx_A[0:31]      | Rx_A[0:31]            |
| Tx_A1[0:15]     | Rx_A1[0:15]           |
| Tx_A1[16:31]    | Rx_A1[16:31]          |
| Tx_Data[0:15]   | <b>Rx_Data</b> [0:15] |
| Tx_Data[16:31]  | Rx_Data[16:31]        |
| Tx_Data[0:31]   | <b>Rx_Data</b> [0:31] |
| Tx_Data[0]      | Rx_Data[0]            |
| Tx_Data[16]     | Rx_Data[16]           |
|                 | zIdle                 |
|                 |                       |

**RIO8\_T:** Table 3-1 shows the RIO8\_T groups listed in the same order on the screen.

| Table 3-1: | RIO8 | T channel | groups |
|------------|------|-----------|--------|
|            | _    |           | J I    |

| Group name | Display radix |
|------------|---------------|
| Tx_Data    | HEX           |
| Rx_Data    | HEX           |

**RIO16\_T:** Table 3-2 shows the RIO16\_T groups listed in the same order on the screen.

| Table 3-2: RIO16_T channel group |
|----------------------------------|
|----------------------------------|

| Group name | Display radix |
|------------|---------------|
| Tx_Data    | HEX           |
| Rx_Data    | HEX           |

**RIO8\_34:** The following groups are required for disassembly. Only these groups are displayed in the listing window.

Frame Word Timestamp

The following trigger groups are used for triggering and are not displayed in the listing window.

| T Symbol     | T SecDomain    |
|--------------|----------------|
| T Packet     | T SecID        |
| T Sbit       | T SecTID       |
| T_AckID      | T_Config[0:7]  |
| T_Priority   | T_Config[8:20] |
| T_Tt         | T_A[0:15]      |
| T_Ftype      | T_A[16:31      |
| T_DestID     | T_A[16:31]     |
| T_SrcID      | T_A[0:31]      |
| T_Ttype      | T_A1[0:15]     |
| T_Msglen     | T_A1[16:31     |
| T_Size       | T_Data[0:15]   |
| T_Status     | T_Data[16:31]  |
| T_TID        | T_Data[0:31]   |
| T_Letter     | T_Data[0]      |
| T_Mbox       | T_Data[8]      |
| T_MsgSeg     | T_Data[16]     |
| T_HopCount   | T_Data[24]     |
| T_DrBellInfo |                |

**RIO16\_34:** The following groups are required for disassembly. Only these groups are displayed in the listing window.

Frame Word Timestamp

The following trigger groups are used for triggering and are not displayed in the listing window.

| T_Symbol   | T_SecDomain    |
|------------|----------------|
| T_Packet   | T_SecID        |
| T_Sbit     | T_SecTID       |
| T_AckID    | T_Config[0:7]  |
| T_Priority | T_Config[8:20] |
| T_Tt       | T_A[0:15]      |
| T_Ftype    | T_A[16:31      |
| T_DestID   | T_A[16:31]     |
| T_SrcID    | T_A[0:31]      |

| T Ttype      | T A1[0:15]    |
|--------------|---------------|
| T Msglen     | T_A1[16:31    |
| T Size       | T Data[0:15]  |
| T Status     | T Data[16:31] |
| TTID         | T Data[0:31]  |
| TLetter      | T Data[0]     |
| T Mbox       | T Data[8]     |
| TMsgSeg      | T Data[16]    |
| T HopCount   | T_Data[24]    |
| T DrBellInfo | _ []          |
|              |               |

If you want to know which signal is in which group, refer to the channel assignment tables beginning on page 3-8.

## **Symbol and Channel Assignment Tables**

This section lists the symbol tables and channel assignment tables for disassembly and timing.

### **Symbol Tables**

The TMS805 support package supplies color symbol table files for the RIO8, RIO16, RIO8\_34, and RIO16\_34 supports.

Tables 3-3 through 3-4 show the definitions for color, bit pattern, and meaning of the group symbols in color symbol tables.

| Symbol  | Binary Pattern | Description                       |
|---------|----------------|-----------------------------------|
| GREEN_W | 0 0 0 0 0 0 0  | Green text with white background  |
| RED_W   | 0 0 0 0 0 1    | Red text with white background    |
| BLUE_W  | 0 0 0 0 1 0    | Blue text with white background   |
| BLACK_L | 0 0 0 0 1 1    | Black text with lime background   |
| BLACK_C | 0 0 0 1 0 0    | Black text with cyan background   |
| BLACK_S | 0 0 0 1 0 1    | Black text with silver background |
| BLACK_Y | 0 0 0 1 1 0    | Black text with yellow background |
| WHITE_W | 0 0 0 1 1 1    | White text with white background  |

Table 3-3: Color symbol table definitions for transmit interface

#### Table 3-4: Color1 symbol table definitions for receive interface

| Symbol  | Binary Pattern | Description                       |
|---------|----------------|-----------------------------------|
| GREEN_W | 0 0 0 0 0 0    | Green text with white background  |
| RED_W   | 0 0 0 0 0 1    | Red text with white background    |
| BLUE_W  | 0 0 0 0 1 0    | Blue text with white background   |
| BLACK_L | 0 0 0 0 1 1    | Black text with lime background   |
| BLACK_C | 0 0 0 1 0 0    | Black text with cyan background   |
| BLACK_S | 0 0 0 1 0 1    | Black text with silver background |
| BLACK_Y | 0 0 0 1 1 0    | Black text with yellow background |
| WHITE_W | 0 0 0 1 1 1    | White text with white background  |

Information on basic operations describes how to use symbolic values for triggering.

### **Channel Assignment Tables**

Channel assignments shown in Table 3-5 through Table 3-16 use the following conventions:

- All signals are required by the support package, unless indicated otherwise.
- Channels are shown starting with the most significant bit (MSB), descending to the least significant bit (LSB).
- Channel group assignments are for all modules, unless otherwise noted.

#### RIO8 and RIO16 Channel Group Assignments

Tables 3-5 through 3-8 show the channel assignments for the logic analyzer groups for the RIO8 and RIO16 support packages and the signal to which each channel connects.

Table 3-5 shows the channel assignments for the Tx\_Frame group and the signal to which each channel connects. By default, this channel group is displayed in binary.

| Table 3-5: Tx_Frame group assignm |
|-----------------------------------|
|-----------------------------------|

| Bit order | RapidIO support package channel<br>name |  |
|-----------|-----------------------------------------|--|
| 0         | TFRAME                                  |  |

Table 3-6 shows the channel assignments for the Tx\_Word group and the signal to which each channel connects. By default, this channel group is displayed in hexadecimal.

#### Table 3-6: Tx\_Word group assignments

| Bit order | RapidlO support pacakge channel<br>name |
|-----------|-----------------------------------------|
| 31 (MSB)  | TD0                                     |
| 30        | TD1                                     |
| 29        | TD2                                     |
| 28        | TD3                                     |
| 27        | TD4                                     |
| 26        | TD5                                     |

| Bit order | RapidIO support pacakge channel<br>name |
|-----------|-----------------------------------------|
| 25        | TD6                                     |
| 24        | TD7                                     |
| 23        | TD8                                     |
| 22        | TD9                                     |
| 21        | TD10                                    |
| 20        | TD11                                    |
| 19        | TD12                                    |
| 18        | TD13                                    |
| 17        | TD14                                    |
| 16        | TD15                                    |
| 15        | TD16                                    |
| 14        | TD17                                    |
| 13        | TD18                                    |
| 12        | TD19                                    |
| 11        | TD20                                    |
| 10        | TD21                                    |
| 9         | TD22                                    |
| 8         | TD23                                    |
| 7         | TD24                                    |
| 6         | TD25                                    |
| 5         | TD26                                    |
| 4         | TD27                                    |
| 3         | TD28                                    |
| 2         | TD29                                    |
| 1         | TD30                                    |
| 0 (LSB)   | TD31                                    |

Table 3-6: Tx\_Word group assignments (Cont.)

Table 3-7 shows the channel assignments for the Rx\_Frame group and the signal to which each channel connects. By default, this channel group is displayed in binary.

Table 3-7: Rx\_Frame group assignments

| Bit order | RapidIO support package channel<br>name |  |
|-----------|-----------------------------------------|--|
| 0         | RFRAME                                  |  |

Table 3-8 shows the channel assignments for the Rx\_Word group and the signal to which each channel connects. By default, this channel group is displayed in hexadecimal.

| Table 3-8: Rx_Word group assignmen | ts |
|------------------------------------|----|
|------------------------------------|----|

| Bit order | RapidIO support package channel<br>name |
|-----------|-----------------------------------------|
| 31 (MSB)  | RD0                                     |
| 30        | RD1                                     |
| 29        | RD2                                     |
| 28        | RD3                                     |
| 27        | RD4                                     |
| 26        | RD5                                     |
| 25        | RD6                                     |
| 24        | RD7                                     |
| 23        | RD8                                     |
| 22        | RD9                                     |
| 21        | RD10                                    |
| 20        | RD11                                    |
| 19        | RD12                                    |
| 18        | RD13                                    |
| 17        | RD14                                    |
| 16        | RD15                                    |
| 15        | RD16                                    |
| 14        | RD17                                    |
| 13        | RD18                                    |
| 12        | RD19                                    |
| 11        | RD20                                    |

| Bit order | RapidIO support package channel<br>name |
|-----------|-----------------------------------------|
| 10        | RD21                                    |
| 9         | RD22                                    |
| 8         | RD23                                    |
| 7         | RD24                                    |
| 6         | RD25                                    |
| 5         | RD26                                    |
| 4         | RD27                                    |
| 3         | RD28                                    |
| 2         | RD29                                    |
| 1         | RD30                                    |
| 0 (LSB)   | RD31                                    |

| Table 3-8: Rx | _Word gro | oup assignments | (Cont.) |
|---------------|-----------|-----------------|---------|
|---------------|-----------|-----------------|---------|

#### RIO8\_T and RIO16\_T Channel Group Assignments

Tables 3-9 through 3-12 show the channel assignments for the groups of the RIO8\_T and RIO16\_T support packages and the signal to which each channel connects.

Table 3-9: RIO8 \_T Tx\_Data group assignments

| Bit order | RIO8_T support package channel<br>name |
|-----------|----------------------------------------|
| 7 (MSB)   | TD0                                    |
| 6         | TD1                                    |
| 5         | TD2                                    |
| 4         | TD3                                    |
| 3         | TD4                                    |
| 2         | TD5                                    |
| 1         | TD6                                    |
| 0 (LSB)   | TD7                                    |

| Bit order | RIO8_T support package channel<br>name |
|-----------|----------------------------------------|
| 7 (MSB)   | RD0                                    |
| 6         | RD1                                    |
| 5         | RD2                                    |
| 4         | RD3                                    |
| 3         | RD4                                    |
| 2         | RD5                                    |
| 1         | RD6                                    |
| 0 (LSB)   | RD7                                    |

| Table 3-10: RIO8_T F | Rx_Data group ass | ignments |
|----------------------|-------------------|----------|
|----------------------|-------------------|----------|

Tables 3-11 through 3-12 show the channel assignments for the groups of the RIO16\_T support package and the signal to which each channel connects.

| Bit order | RIO16_T support package channel<br>name |
|-----------|-----------------------------------------|
| 15 (MSB)  | TD0                                     |
| 14        | TD1                                     |
| 13        | TD2                                     |
| 12        | TD3                                     |
| 11        | TD4                                     |
| 10        | TD5                                     |
| 9         | TD6                                     |
| 8         | TD7                                     |
| 7         | TD8                                     |
| 6         | TD9                                     |
| 5         | TD10                                    |
| 4         | TD11                                    |
| 3         | TD12                                    |
| 2         | TD13                                    |
| 1         | TD14                                    |
| 0 (LSB)   | TD15                                    |

Table 3-11: RIO16\_T Tx\_Data group assignments

| Bit order | RIO16_T support package channel<br>name |
|-----------|-----------------------------------------|
| 15 (MSB)  | RD0                                     |
| 14        | RD1                                     |
| 13        | RD2                                     |
| 12        | RD3                                     |
| 11        | RD4                                     |
| 10        | RD5                                     |
| 9         | RD6                                     |
| 8         | RD7                                     |
| 7         | RD8                                     |
| 6         | RD9                                     |
| 5         | RD10                                    |
| 4         | RD11                                    |
| 3         | RD12                                    |
| 2         | RD13                                    |
| 1         | RD14                                    |
| 0 (LSB)   | RD15                                    |

#### Clock and Control Signal Channel Assignments

Tables 3-13 through 3-16 show the channel assignments for the clock and qualifier probes, and the signal to which each channel connects.

#### Table 3-13: RIO8 clock and control signal channel assignments

| Logic analyzer clock/qualifer<br>channel | RapidIO support package channel name |
|------------------------------------------|--------------------------------------|
| CK0                                      | TFRAME                               |
| CK1                                      | TCLK0_D                              |
| CK2                                      | RFRAME_D                             |
| CK3                                      | RCLK0_D                              |
| Q0                                       | TCLK0                                |
| Q1                                       | TFRAME_D                             |
| Q2                                       | RCLK0                                |
| Q3                                       | RFRAME                               |

| RapidIO support package channel name |
|--------------------------------------|
| TFRAME                               |
| RCLK1                                |
| NOT CONNECTED                        |
| TCLK1                                |
| TCLK0                                |
| NOT CONNECTED                        |
| RCLK0                                |
| RFRAME                               |
|                                      |

#### Table 3-15: RIO8\_T clock and control signal channel assignments

| Logic analyzer clock/qualifier<br>channel | RapidIO support package channel name |
|-------------------------------------------|--------------------------------------|
| CK0                                       | TFRAME                               |
| CK1                                       | NOT CONNECTED                        |
| CK2                                       | NOT CONNECTED                        |
| CK3                                       | NOT CONNECTED                        |
| 20                                        | TCLK0                                |
| 21                                        | NOT CONNECTED                        |
| Q2                                        | RCLK0                                |
| 23                                        | RFRAME                               |

## Table 3-16: RIO16\_T clock and control signal channel assignments

| Logic analyzer clock/qualifier channel | RapidIO support package<br>channel name |
|----------------------------------------|-----------------------------------------|
| СКО                                    | TFRAME                                  |
| CK1                                    | RCLK1                                   |
| CK2                                    | NOT CONNECTED                           |
| CK3                                    | TCLK1                                   |
| Q0                                     | TCLK0                                   |

| Logic analyzer clock/qualifier<br>channel | RapidIO support package<br>channel name |
|-------------------------------------------|-----------------------------------------|
| Q1                                        | NOT CONNECTED                           |
| Q2                                        | RCLK0                                   |
| Q3                                        | RFRAME                                  |

 Table 3-16: RIO16\_T clock and control signal channel assignments (Cont.)

Signals not Required for Clocking and Disassembly for RIO8 and RIO16 Support

At least one among TCLK0, TCLK1, RCLK0, or RCLK1 clock signals must be acquired. The remaining one or three clocks (depending on the RIO8 or RIO16 support packages) are optional. When only a transmit or receive bus is acquired, all frame and data channels on the other bus are also optional.

## **Signal Source To Probe Connections**

For design purposes, you may need to make connections between the Signal Source and the P6880 Logic Analyzer Probe. Refer to the *P6810*, *P6860*, *and P6880 Logic Analyzer Probes Instruction* manual, Tektronix part number 071-1059-XX, for more information on mechanical specifications. Tables 3-18 through 3-44 show the Signal Source to P6880 pin connections.

The recommended pin assignment is the P6880 pin assignment. See Table 3-17.

| Type of pin assignment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Comments                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|
| A15         B12           A14         B12           A13         B10           A11         B10           A11 | Comments Recommended. This pin assignment is what we recommend that you use. |
| A5<br>A4<br>A3<br>A2<br>A1<br>P6880 Pin Assignment                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                              |

Table 3-17: Recommended pin assignments (component side)

## Connections for RIO8 Tables 3-18 through 3-27 show the pin connections for the RIO8 support.

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidlO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| CK0                                   | TFRAME                                    | A13            | СК0+                        | TFRAME+                    |
|                                       |                                           | A15            | СК0-                        | TFRAME-                    |
| Q0                                    | TCLK0                                     | A13            | Q0+                         | TCLK0+                     |
|                                       |                                           | A15            | Q0-                         | TCLK0-                     |
| Q2                                    | RCLK0                                     | A13            | Q2+                         | RCLK0+                     |
|                                       |                                           | A15            | Q2-                         | RCLK0-                     |
| Q3                                    | RFRAME                                    | A13            | Q3+                         | RFRAME+                    |
|                                       |                                           | A15            | Q3-                         | RFRAME-                    |

Table 3-18: Clock and control signals channel assignments for transmit and receive bus

# Table 3- 19: Demuxed clock and control signalchannel assignments for transmit and receivebus

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| CK1                            | TCLK0_D                              |
| CK2                            | RFRAME_D                             |
| СКЗ                            | RCLK0_D                              |
| Q1                             | TFRAME_D                             |

#### Table 3-20: A3 probe channel assignments for transmit bus

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| A3(7)                                 | TD7                                       | B12            | A3:7+                       | TD7-                       |
|                                       |                                           | B10            | A3:7-                       | TD7+                       |
| A3(6)                                 | TD6                                       | A10            | A3:6+                       | TD6+                       |
|                                       |                                           | A12            | A3:6-                       | TD6-                       |
| A3(5)                                 | TD5                                       | B9             | A3:5+                       | TD5-                       |
|                                       |                                           | B7             | A3:5-                       | TD5+                       |
| A3(4)                                 | TD4                                       | A7             | A3:4+                       | TD4+                       |

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
|                                       |                                           | A9             | A3:4-                       | TD4-                       |
| A3(3)                                 | TD3                                       | B6             | A3:3+                       | TD3-                       |
|                                       |                                           | B4             | A3:3-                       | TD3+                       |
| A3(2)                                 | TD2                                       | A4             | A3:2+                       | TD2+                       |
|                                       |                                           | A6             | A3:2-                       | TD2-                       |
| A3(1)                                 | TD1                                       | B3             | A3:1+                       | TD1-                       |
|                                       |                                           | B1             | A3:1-                       | TD1+                       |
| A3(0)                                 | TD0                                       | A1             | A3:0+                       | TD0+                       |
|                                       |                                           | A3             | A3:0-                       | TD0-                       |

Table 3-20: A3 probe channel assignments for transmit bus (Cont.)

## Table 3-21: A2 probe channel assignments for transmit bus demuxed from A3

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| A2(7)                          | TD23                                 |
| A2(6)                          | TD22                                 |
| A2(5)                          | TD21                                 |
| A2(4)                          | TD20                                 |
| A2(3)                          | TD19                                 |
| A2(2)                          | TD18                                 |
| A2(1)                          | TD17                                 |
| A2(0)                          | TD16                                 |

## Table 3-22: D3 probe channel assignments for transmit bus demuxed from A3

| Logic analyzer clock<br>signal | RapidlO support package channel name |
|--------------------------------|--------------------------------------|
| D3(7)                          | TD15                                 |
| D3(6)                          | TD14                                 |
| D3(5)                          | TD13                                 |
| D3(4)                          | TD12                                 |
| D3(3)                          | TD11                                 |

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| D3(2)                          | TD10                                 |
| D3(1)                          | TD9                                  |
| D3(0)                          | TD8                                  |

# Table 3-22: D3 probe channel assignments for transmit bus demuxed from A3 (Cont.)

# Table 3-23: D2 probe channel assignments for transmit bus demuxed from A3

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| D2(7)                          | TD31                                 |
| D2(6)                          | TD30                                 |
| D2(5)                          | TD29                                 |
| D2(4)                          | TD28                                 |
| D2(3)                          | TD27                                 |
| D2(2)                          | TD26                                 |
| D2(1)                          | TD25                                 |
| D2(0)                          | TD24                                 |

| Table 3-24: E3 | probe channel | assignments | for receive bus |
|----------------|---------------|-------------|-----------------|
|----------------|---------------|-------------|-----------------|

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| E3(7)                                 | RD7                                       | B12            | E3:7+                       | RD7-                       |
|                                       |                                           | B10            | E3:7-                       | RD7+                       |
| E3(6)                                 | RD6                                       | A10            | E3:6+                       | RD6+                       |
|                                       |                                           | A12            | E3:6-                       | RD6-                       |
| E3(5)                                 | RD5                                       | B9             | E3:5+                       | RD5-                       |
|                                       |                                           | B7             | E3:5-                       | RD5+                       |
| E3(4)                                 | RD4                                       | A7             | E3:4+                       | RD4+                       |
|                                       |                                           | A9             | E3:4-                       | RD4-                       |
| E3(3)                                 | RD3                                       | B6             | E3:3+                       | RD3-                       |
|                                       |                                           | B4             | E3:3-                       | RD3+                       |
| E3(2)                                 | RD2                                       | A4             | E3:2+                       | RD2+                       |

Table 3-24: E3 probe channel assignments for receive bus (Cont.)

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
|                                       |                                           | A6             | E3:2-                       | RD2-                       |
| E3(1)                                 | RD1                                       | B3             | E3:1+                       | RD1-                       |
|                                       |                                           | B1             | E3:1-                       | RD1+                       |
| E3(0)                                 | RD0                                       | A1             | E3:0+                       | RD0+                       |
|                                       |                                           | A3             | E3:0-                       | RD0-                       |

# Table 3-25: E2 probe channel assignments for receive bus demuxed from E3

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| E2(7)                          | RD23                                 |
| E2(6)                          | RD22                                 |
| E2(5)                          | RD21                                 |
| E2(4)                          | RD20                                 |
| E2(3)                          | RD19                                 |
| E2(2)                          | RD18                                 |
| E2(1)                          | RD17                                 |
| E2(0)                          | RD16                                 |

| Table 3-26: E1 probe channel assignments for |
|----------------------------------------------|
| receive bus demuxed from E3                  |

| Logic analyzer clock<br>signal | RapidIO support package<br>channel name |
|--------------------------------|-----------------------------------------|
| E1(7)                          | RD15                                    |
| E1(6)                          | RD14                                    |
| E1(5)                          | RD13                                    |
| E1(4)                          | RD12                                    |
| E1(3)                          | RD11                                    |
| E1(2)                          | RD10                                    |
| E1(1)                          | RD9                                     |
| E1(0)                          | RD8                                     |

| Logic analyzer clock<br>signal | RapidlO support package channel name |
|--------------------------------|--------------------------------------|
| E0(7)                          | RD31                                 |
| E0(6)                          | RD30                                 |
| E0(5)                          | RD29                                 |
| E0(4)                          | RD28                                 |
| E0(3)                          | RD27                                 |
| E0(2)                          | RD26                                 |
| E0(1)                          | RD25                                 |
| E0(0)                          | RD24                                 |

| Table 3-27: E0 probe channel assignments for |
|----------------------------------------------|
| receive bus demuxed from E3                  |

**P6880 probe channels not connected.** A0, A1, C0, C1, C2, C3, D0, and D1 probe channels are not connected and not used.

# Connections for RIO16 Tables 3-28 through 3-36 show the pin connections for the RIO16 support.

| Table 3-28: Clock and control signals channel assign | ments for transmit and receive bus |
|------------------------------------------------------|------------------------------------|
|                                                      |                                    |

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| CK0                                   | TFRAME                                    | A13            | СК0+                        | TFRAME+                    |
|                                       |                                           | A15            | СК0-                        | TFRAME-                    |
| CK1                                   | RCLK1                                     | A13            | CK1+                        | RCLK1+                     |
|                                       |                                           | A15            | CK1-                        | RCLK1-                     |
| CK2                                   | NOT CONNECTED                             | A13            | СК2+                        | NOT CONNECTED              |
|                                       |                                           | A15            | СК2-                        | NOT CONNECTED              |
| CK3                                   | TCLK1                                     | A13            | СК3+                        | TCLK1+                     |
|                                       |                                           | A15            | СК3-                        | TCLK1-                     |
| Q0                                    | TCLK0                                     | A13            | Q0+                         | TCLK0+                     |
|                                       |                                           | A15            | Q0-                         | TCLK0-                     |
| Q1                                    | NOT CONNECTED                             | A13            | Q1+                         | NOT CONNECTED              |
|                                       |                                           | A15            | Q1-                         | NOT CONNECTED              |
| Q2                                    | RCLK0                                     | A13            | Q2+                         | RCLK0+                     |
|                                       |                                           | A15            | Q2-                         | RCLK0-                     |

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| Q3                                    | RFRAME                                    | A13            | Q3+                         | RFRAME+                    |
|                                       |                                           | A15            | Q3-                         | RFRAME-                    |

#### Table 3-28: Clock and control signals channel assignments for transmit and receive bus (Cont.)

#### Table 3-29: A3 probe channel assignments for transmit bus

| Logic analyzer ac-<br>quisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|-----------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| A3(7)                                   | TD7                                       | B12            | A3:7+                       | TD7-                       |
|                                         |                                           | B10            | A3:7-                       | TD7+                       |
| A3(6)                                   | TD6                                       | A10            | A3:6+                       | TD6+                       |
|                                         |                                           | A12            | A3:6-                       | TD6-                       |
| A3(5)                                   | TD5                                       | B9             | A3:5+                       | TD5-                       |
|                                         |                                           | B7             | A3:5-                       | TD5+                       |
| A3(4)                                   | TD4                                       | A7             | A3:4+                       | TD4+                       |
|                                         |                                           | A9             | A3:4-                       | TD4-                       |
| A3(3)                                   | TD3                                       | B6             | A3:3+                       | TD3-                       |
|                                         |                                           | B4             | A3:3-                       | TD3+                       |
| A3(2)                                   | TD2                                       | A4             | A3:2+                       | TD2+                       |
|                                         |                                           | A6             | A3:2-                       | TD2-                       |
| A3(1)                                   | TD1                                       | B3             | A3:1+                       | TD1-                       |
|                                         |                                           | B1             | A3:1-                       | TD1+                       |
| A3(0)                                   | TD0                                       | A1             | A3:0+                       | TD0+                       |
|                                         |                                           | A3             | A3:0-                       | TD0-                       |

#### Table 3-30: A1 probe channel assignments for receive bus

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| A1(7)                                 | RD15                                      | B12            | A1:7+                       | RD15-                      |
|                                       |                                           | B10            | A1:7-                       | RD15+                      |
| A1(6)                                 | RD14                                      | A10            | A1:6+                       | RD14+                      |
|                                       |                                           | A12            | A1:6-                       | RD14-                      |
| A1(5)                                 | RD13                                      | B9             | A1:5+                       | RD13-                      |

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
|                                       |                                           | B7             | A1:5-                       | RD13+                      |
| A1(4)                                 | RD12                                      | A7             | A1:4+                       | RD12+                      |
|                                       |                                           | A9             | A1:4-                       | RD12-                      |
| A1(3)                                 | RD11                                      | B6             | A1:3+                       | RD11-                      |
|                                       |                                           | B4             | A1:3-                       | RD11+                      |
| A1(2)                                 | RD10                                      | A4             | A1:2+                       | RD10+                      |
|                                       |                                           | A6             | A1:2-                       | RD10-                      |
| A1(1)                                 | RD9                                       | B3             | A1:1+                       | RD9-                       |
|                                       |                                           | B1             | A1:1-                       | RD9+                       |
| A1(0)                                 | RD8                                       | A1             | A1:0+                       | RD8+                       |
|                                       |                                           | A3             | A1:0-                       | RD8-                       |

Table 3-30: A1 probe channel assignments for receive bus (Cont.)

# Table 3-31: D3 probe channel assignments for transmit bus demuxed from A3

| Logic analyzer clock<br>signal | RapidlO support package channel name |
|--------------------------------|--------------------------------------|
| D3(7)                          | TD23                                 |
| D3(6)                          | TD22                                 |
| D3(5)                          | TD21                                 |
| D3(4)                          | TD20                                 |
| D3(3)                          | TD19                                 |
| D3(2)                          | TD18                                 |
| D3(1)                          | TD17                                 |
| D3(0)                          | TD16                                 |

| Table 3-32: D1 probe channel assignments for |
|----------------------------------------------|
| receive bus demuxed from A1                  |

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| D1(7)                          | RD31                                 |
| D1(6)                          | RD30                                 |
| D1(5)                          | RD29                                 |

| Logic analyzer clock<br>signal | RapidlO support package channel name |
|--------------------------------|--------------------------------------|
| D1(4)                          | RD28                                 |
| D1(3)                          | RD27                                 |
| D1(2)                          | RD26                                 |
| D1(1)                          | RD25                                 |
| D1(0)                          | RD24                                 |

# Table 3-32: D1 probe channel assignments for receive bus demuxed from A1 (Cont.)

#### Table 3-33: C3 probe channel assignments for transmit bus

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| C3(7)                                 | TD15                                      | B12            | C3:7+                       | TD15-                      |
|                                       |                                           | B10            | C3:7-                       | TD15+                      |
| C3(6)                                 | TD14                                      | A10            | C3:6+                       | TD14+                      |
|                                       |                                           | A12            | C3:6-                       | TD14-                      |
| C3(5)                                 | TD13                                      | B9             | C3:5+                       | TD13-                      |
|                                       |                                           | B7             | C3:5-                       | TD13+                      |
| C3(4)                                 | TD12                                      | A7             | C3:4+                       | TD12+                      |
|                                       |                                           | A9             | C3:4-                       | TD12-                      |
| C3(3)                                 | TD11                                      | B6             | C3:3+                       | TD11-                      |
|                                       |                                           | B4             | C3:3-                       | TD11+                      |
| C3(2)                                 | TD10                                      | A4             | C3:2+                       | TD10+                      |
|                                       |                                           | A6             | C3:2-                       | TD10-                      |
| C3(1)                                 | TD9                                       | B3             | C3:1+                       | TD9-                       |
|                                       |                                           | B1             | C3:1-                       | TD9+                       |

| Table 3-33: C3 probe channel assignments for transmit bus (Cont.) |  |
|-------------------------------------------------------------------|--|
|-------------------------------------------------------------------|--|

|       | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|-------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| C3(0) | TD8                                       | A1             | C3:0+                       | TD8+                       |
|       |                                           | A3             | C3:0-                       | TD8-                       |

| Table 3-34: C1  | probe channel assignments for |
|-----------------|-------------------------------|
| transmit bus de | emuxed from C3                |

| Logic analyzer clock<br>signal | RapidIO support package channel name |  |  |
|--------------------------------|--------------------------------------|--|--|
| C1(7)                          | TD31                                 |  |  |
| C1(6)                          | TD30                                 |  |  |
| C1(5)                          | TD29                                 |  |  |
| C1(4)                          | TD28                                 |  |  |
| C1(3)                          | TD27                                 |  |  |
| C1(2)                          | TD26                                 |  |  |
| C1(1)                          | TD25                                 |  |  |
| C1(0)                          | TD24                                 |  |  |

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| E3(7)                                 | RD7                                       | B12            | E3:7+                       | RD7-                       |
|                                       |                                           | B10            | E3:7-                       | RD7+                       |
| E3(6)                                 | RD6                                       | A10            | E3:6+                       | RD6+                       |
|                                       |                                           | A12            | E3:6-                       | RD6-                       |
| E3(5)                                 | RD5                                       | B9             | E3:5+                       | RD5-                       |
|                                       |                                           | B7             | E3:5-                       | RD5+                       |
| E3(4)                                 | RD4                                       | A7             | E3:4+                       | RD4+                       |
|                                       |                                           | A9             | E3:4-                       | RD4-                       |
| E3(3)                                 | RD3                                       | B6             | E3:3+                       | RD3-                       |
|                                       |                                           | B4             | E3:3-                       | RD3+                       |
| E3(2)                                 | RD2                                       | A4             | E3:2+                       | RD2+                       |
|                                       |                                           | A6             | E3:2-                       | RD2-                       |
| E3(1)                                 | RD1                                       | B3             | E3:1+                       | RD1-                       |

#### Table 3-35: E3 probe channel assignments for receive bus (Cont.)

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
|                                       |                                           | B1             | E3:1-                       | RD1+                       |
| E3(0)                                 | RD0                                       | A1             | E3:0+                       | RD0+                       |
|                                       |                                           | A3             | E3:0-                       | RD0-                       |

# Table 3-36: E1 probe channel assignments for receive bus demuxed from E3

| Logic analyzer clock<br>signal | RapidIO support package<br>channel name |  |
|--------------------------------|-----------------------------------------|--|
| E1(7)                          | RD23                                    |  |
| E1(6)                          | RD22                                    |  |
| E1(5)                          | RD21                                    |  |
| E1(4)                          | RD20                                    |  |
| E1(3)                          | RD19                                    |  |
| E1(2)                          | RD18                                    |  |
| E1(1)                          | RD17                                    |  |
| E1(0)                          | RD16                                    |  |

**P6880 probe channels not connected.** A0, A2, C0, C2, D0, D2, E0, and E2 probe channels are not connected and not used.

# Connections for RIO8\_T Tables 3-37 through 3-39 show the pin connections for the RIO8\_T support.

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| CK0                                   | TFRAME                                    | A13            | СК0+                        | TFRAME+                    |
|                                       |                                           | A15            | СК0-                        | TFRAME-                    |
| CK1                                   | NOT CONNECTED                             | A13            | CK1+                        | NOT CONNECTED              |
|                                       |                                           | A15            | CK1-                        | NOT CONNECTED              |
| CK2                                   | NOT CONNECTED                             | A13            | СК2+                        | NOT CONNECTED              |
|                                       |                                           | A15            | СК2-                        | NOT CONNECTED              |

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| CK3                                   | NOT CONNECTED                             | A13            | CK3+                        | NOT CONNECTED              |
|                                       |                                           | A15            | СК3-                        | NOT CONNECTED              |
| Q0                                    | TCLK0                                     | A13            | Q0+                         | TCLK0+                     |
|                                       |                                           | A15            | Q0-                         | TCLK0-                     |
| Q1                                    | NOT CONNECTED                             | A13            | Q1+                         | NOT CONNECTED              |
|                                       |                                           | A15            | Q1-                         | NOT CONNECTED              |
| Q2                                    | RCLK0                                     | A13            | Q2+                         | RCLK0+                     |
|                                       |                                           | A15            | Q2-                         | RCLK0-                     |
| Q3                                    | RFRAME                                    | A13            | Q3+                         | RFRAME+                    |
|                                       |                                           | A15            | Q3-                         | RFRAME-                    |

Table 3-37: Clock and control signals channel assignments for transmit and receive bus (Cont.)

#### Table 3-38: A3 probe channel assignments for transmit bus

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| A3(7)                                 | TD7                                       | B12            | A3:7+                       | TD7-                       |
|                                       |                                           | B10            | A3:7-                       | TD7+                       |
| A3(6)                                 | TD6                                       | A10            | A3:6+                       | TD6+                       |
|                                       |                                           | A12            | A3:6-                       | TD6-                       |
| A3(5)                                 | TD5                                       | B9             | A3:5+                       | TD5-                       |
|                                       |                                           | B7             | A3:5-                       | TD5+                       |
| A3(4)                                 | TD4                                       | A7             | A3:4+                       | TD4+                       |
|                                       |                                           | A9             | A3:4-                       | TD4-                       |
| A3(3)                                 | TD3                                       | B6             | A3:3+                       | TD3-                       |
|                                       |                                           | B4             | A3:3-                       | TD3+                       |
| A3(2)                                 | TD2                                       | A4             | A3:2+                       | TD2+                       |
|                                       |                                           | A6             | A3:2-                       | TD2-                       |
| A3(1)                                 | TD1                                       | B3             | A3:1+                       | TD1-                       |
|                                       |                                           | B1             | A3:1-                       | TD1+                       |
| A3(0)                                 | TD0                                       | A1             | A3:0+                       | TD0+                       |
|                                       |                                           | A3             | A3:0-                       | TD0-                       |

| Logic analyzer ac-<br>quisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|-----------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| E3(7)                                   | RD7                                       | B12            | E3:7+                       | RD7-                       |
|                                         |                                           | B10            | E3:7-                       | RD7+                       |
| E3(6)                                   | RD6                                       | A10            | E3:6+                       | RD6+                       |
|                                         |                                           | A12            | E3:6-                       | RD6-                       |
| E3(5)                                   | RD5                                       | B9             | E3:5+                       | RD5-                       |
|                                         |                                           | B7             | E3:5-                       | RD5+                       |
| E3(4)                                   | RD4                                       | A7             | E3:4+                       | RD4+                       |
|                                         |                                           | A9             | E3:4-                       | RD4-                       |
| E3(3)                                   | RD3                                       | B6             | E3:3+                       | RD3-                       |
|                                         |                                           | B4             | E3:3-                       | RD3+                       |
| E3(2)                                   | RD2                                       | A4             | E3:2+                       | RD2+                       |
|                                         |                                           | A6             | E3:2-                       | RD2-                       |
| E3(1)                                   | RD1                                       | B3             | E3:1+                       | RD1-                       |
|                                         |                                           | B1             | E3:1-                       | RD1+                       |
| E3(0)                                   | RD0                                       | A1             | E3:0+                       | RD0+                       |
|                                         |                                           | A3             | E3:0-                       | RD0-                       |

Table 3-39: E3 probe channel assignments for receive bus

**P6880 probe channels not connected.** A0, A1, A2, C0, C1, C2, C3, D0, D1, D2, D3, E0, E1, and E2 probe channels are not connected and not used.

#### Connections for RIO16\_T Support

Tables 3-40 through 3-44 show the pin connections for the RIO16\_T support.

#### Table 3-40: Clock and control signals channel assignments for transmit and receive bus

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| CK0                                   | TFRAME                                    | A13            | CK0+                        | TFRAME+                    |
|                                       |                                           | A15            | СК0-                        | TFRAME-                    |
| CK1                                   | RCLK1                                     | A13            | CK1+                        | RCLK1+                     |
|                                       |                                           | A15            | CK1-                        | RCLK1-                     |
| CK2                                   | NOT CONNECTED                             | A13            | СК2+                        | NOT CONNECTED              |
|                                       |                                           | A15            | СК2-                        | NOT CONNECTED              |
| СКЗ                                   | TCLK1                                     | A13            | СК3+                        | TCLK1+                     |

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
|                                       |                                           | A15            | СК3-                        | TCLK1-                     |
| Q0                                    | TCLK0                                     | A13            | Q0+                         | TCLK0+                     |
|                                       |                                           | A15            | Q0-                         | TCLK0-                     |
| Q1                                    | NOT CONNECTED                             | A13            | Q1+                         | NOT CONNECTED              |
|                                       |                                           | A15            | Q1-                         | NOT CONNECTED              |
| Q2                                    | RCLK0                                     | A13            | Q2+                         | RCLK0+                     |
|                                       |                                           | A15            | Q2-                         | RCLK0-                     |
| Q3                                    | RFRAME                                    | A13            | Q3+                         | RFRAME+                    |
|                                       |                                           | A15            | Q3-                         | RFRAME-                    |

Table 3-40: Clock and control signals channel assignments for transmit and receive bus (Cont.)

#### Table 3-41: A3 probe channel assignments for transmit bus

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| A3(7)                                 | TD7                                       | B12            | A3:7+                       | TD7-                       |
|                                       |                                           | B10            | A3:7-                       | TD7+                       |
| A3(6)                                 | TD6                                       | A10            | A3:6+                       | TD6+                       |
|                                       |                                           | A12            | A3:6-                       | TD6-                       |
| A3(5)                                 | TD5                                       | B9             | A3:5+                       | TD5-                       |
|                                       |                                           | B7             | A3:5-                       | TD5+                       |
| A3(4)                                 | TD4                                       | A7             | A3:4+                       | TD4+                       |
|                                       |                                           | A9             | A3:4-                       | TD4-                       |
| A3(3)                                 | TD3                                       | B6             | A3:3+                       | TD3-                       |
|                                       |                                           | B4             | A3:3-                       | TD3+                       |
| A3(2)                                 | TD2                                       | A4             | A3:2+                       | TD2+                       |
|                                       |                                           | A6             | A3:2-                       | TD2-                       |
| A3(1)                                 | TD1                                       | B3             | A3:1+                       | TD1-                       |
|                                       |                                           | B1             | A3:1-                       | TD1+                       |
| A3(0)                                 | TD0                                       | A1             | A3:0+                       | TD0+                       |
|                                       |                                           | A3             | A3:0-                       | TD0-                       |

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| A1(7)                                 | RD15                                      | B12            | A1:7+                       | RD15-                      |
|                                       |                                           | B10            | A1:7-                       | RD15+                      |
| A1(6)                                 | RD14                                      | A10            | A1:6+                       | RD14+                      |
|                                       |                                           | A12            | A1:6-                       | RD14-                      |
| A1(5)                                 | RD13                                      | B9             | A1:5+                       | RD13-                      |
|                                       |                                           | B7             | A1:5-                       | RD13+                      |
| A1(4)                                 | RD12                                      | A7             | A1:4+                       | RD12+                      |
|                                       |                                           | A9             | A1:4-                       | RD12-                      |
| A1(3)                                 | RD11                                      | B6             | A1:3+                       | RD11-                      |
|                                       |                                           | B4             | A1:3-                       | RD11+                      |
| A1(2)                                 | RD10                                      | A4             | A1:2+                       | RD10+                      |
|                                       |                                           | A6             | A1:2-                       | RD10-                      |
| A1(1)                                 | RD9                                       | B3             | A1:1+                       | RD9-                       |
|                                       |                                           | B1             | A1:1-                       | RD9+                       |
| A1(0)                                 | RD8                                       | A1             | A1:0+                       | RD8+                       |
|                                       |                                           | A3             | A1:0-                       | RD8-                       |

Table 3-42: A1 probe channel assignments for receive bus

#### Table 3-43: C3 probe channel assignments for transmit bus

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| C3(7)                                 | TD15                                      | B12            | C3:7+                       | TD15-                      |
|                                       |                                           | B10            | C3:7-                       | TD15+                      |
| C3(6)                                 | TD14                                      | A10            | C3:6+                       | TD14+                      |
|                                       |                                           | A12            | C3:6-                       | TD14-                      |
| C3(5)                                 | TD13                                      | B9             | C3:5+                       | TD13-                      |
|                                       |                                           | B7             | C3:5-                       | TD13+                      |
| C3(4)                                 | TD12                                      | A7             | C3:4+                       | TD12+                      |
|                                       |                                           | A9             | C3:4-                       | TD12-                      |
| C3(3)                                 | TD11                                      | B6             | C3:3+                       | TD11-                      |
|                                       |                                           | B4             | C3:3-                       | TD11+                      |
| C3(2)                                 | TD10                                      | A4             | C3:2+                       | TD10+                      |
|                                       |                                           | A6             | C3:2-                       | TD10-                      |
| C3(1)                                 | TD9                                       | B3             | C3:1+                       | TD9-                       |

TD8-

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
|                                       |                                           | B1             | C3:1-                       | TD9+                       |
| C3(0)                                 | TD8                                       | A1             | C3:0+                       | TD8+                       |

A3

#### Table 3-43: C3 probe channel assignments for transmit bus (Cont.)

#### Table 3-44: E3 probe channel assignments for receive bus

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe channel<br>name | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------------|----------------------------|
| E3(7)                                 | RD7                                       | B12            | E3:7+                       | RD7-                       |
|                                       |                                           | B10            | E3:7-                       | RD7+                       |
| E3(6)                                 | RD6                                       | A10            | E3:6+                       | RD6+                       |
|                                       |                                           | A12            | E3:6-                       | RD6-                       |
| E3(5)                                 | RD5                                       | B9             | E3:5+                       | RD5-                       |
|                                       |                                           | B7             | E3:5-                       | RD5+                       |
| E3(4)                                 | RD4                                       | A7             | E3:4+                       | RD4+                       |
|                                       |                                           | A9             | E3:4-                       | RD4-                       |
| E3(3)                                 | RD3                                       | B6             | E3:3+                       | RD3-                       |
|                                       |                                           | B4             | E3:3-                       | RD3+                       |
| E3(2)                                 | RD2                                       | A4             | E3:2+                       | RD2+                       |
|                                       |                                           | A6             | E3:2-                       | RD2-                       |
| E3(1)                                 | RD1                                       | B3             | E3:1+                       | RD1-                       |
|                                       |                                           | B1             | E3:1-                       | RD1+                       |
| E3(0)                                 | RD0                                       | A1             | E3:0+                       | RD0+                       |
|                                       |                                           | A3             | E3:0-                       | RD0-                       |

**P6880** probe channels not connected. A0, A2, C0, C1, C2, D0, D1, D2, D3, E0, E1, and E2 probe channels are not connected and not used.

C3:0-

#### **Connections for RIO8\_34** Support Tables 3-45 through 3-49 show the pin connections for the RIO8\_34 support.

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe #3<br>probe head 4 | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|--------------------------------|----------------------------|
| Clock:0                               | Clock:0                                   | A15            | СК0-                           | CLK0-                      |
|                                       |                                           | A13            | СК0+                           | CLK0+                      |
| Clock:3                               | Clock:3                                   | A15            | СК3-                           | FRAME-                     |
|                                       |                                           | A13            | СК3+                           | FRAME+                     |

#### Table 3-45: Clock and control signals channel assignments

Table 3-46: C3 probe channel assignments

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe #1<br>probe head 4 | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|--------------------------------|----------------------------|
| C3:7                                  | Data 7                                    | B12            | C3:7+                          | DATA7+                     |
|                                       |                                           | B10            | C3:7-                          | DATA7-                     |
| C3:6                                  | Data 6                                    | A12            | C3:6-                          | DATA6-                     |
|                                       |                                           | A10            | C3:6+                          | DATA6+                     |
| C3:5                                  | Data 5                                    | B9             | C3:5+                          | DATA5+                     |
|                                       |                                           | B7             | C3:5-                          | DATA5-                     |
| C3:4                                  | Data 4                                    | A9             | C3:4-                          | DATA4-                     |
|                                       |                                           | A7             | C3:4+                          | DATA4+                     |
| C3:3                                  | Data 3                                    | B6             | C3:3+                          | DATA3+                     |
|                                       |                                           | B4             | C3:3-                          | DATA3-                     |
| C3:2                                  | Data 2                                    | A6             | C3:2-                          | DATA2-                     |
|                                       |                                           | A4             | C3:2+                          | DATA2+                     |
| C3:1                                  | Data 1                                    | B3             | C3:1+                          | DATA1+                     |
|                                       |                                           | B1             | C3:1-                          | DATA1-                     |

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe #1<br>probe head 4 | RapidIO bus signal name |
|---------------------------------------|-------------------------------------------|----------------|--------------------------------|-------------------------|
| C3:0                                  | Data 0                                    | A3             | C3:0-                          | DATA0-                  |
|                                       |                                           | A1             | C3:0+                          | DATA0+                  |

#### Table 3-46: C3 probe channel assignments (Cont.)

| Table 3-47: C2 probe channel assignments | demuxed |
|------------------------------------------|---------|
| from C3                                  |         |

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| C2:7                           | DATA15                               |
| C2:6                           | DATA14                               |
| C2:5                           | DATA13                               |
| C2:4                           | DATA12                               |
| C2:3                           | DATA11                               |
| C2:2                           | DATA10                               |
| C2:1                           | DATA9                                |
| C2:0                           | DATA8                                |

| Table 3-48: A3 probe channel assignments | demuxed |
|------------------------------------------|---------|
| from C3                                  |         |

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| A3:7                           | DATA23                               |
| A3:6                           | DATA22                               |
| A3:5                           | DATA21                               |
| A3:4                           | DATA20                               |
| A3:3                           | DATA19                               |
| A3:2                           | DATA18                               |

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| A3:1                           | DATA17                               |
| A3:0                           | DATA16                               |

# Table 3- 48: A3 probe channel assignments demuxed from C3 (Cont.)

| Table 3-49: A2 probe channel assignments demuxed |
|--------------------------------------------------|
| from C3                                          |

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| A2:7                           | DATA31                               |
| A2:6                           | DATA30                               |
| A2:5                           | DATA29                               |
| A2:4                           | DATA28                               |
| A2:3                           | DATA27                               |
| A2:2                           | DATA26                               |
| A2:1                           | DATA25                               |
| A2:0                           | DATA24                               |

#### Connections for RIO16\_34 Support

Tables 3-50 through 3-54 show the pin connections for the RIO16\_34 support.

#### Table 3-50: Clock and control signals channel assignments

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880 probe #2<br>probe head 4 | RapidIO bus signal name |
|---------------------------------------|-------------------------------------------|----------------|--------------------------------|-------------------------|
| Clock:0                               | Clock:1                                   | A15            | СК0-                           | CLK1-                   |
|                                       |                                           | A13            | CK0+                           | CLK1+                   |
| Clock:3                               | Clock:3                                   | A15            | СК3-                           | FRAME-                  |
|                                       |                                           | A13            | СК3+                           | FRAME+                  |

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880<br>probe head 4 | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------|----------------------------|
| C3:7                                  | Data 7                                    | B12            | C3:7+                 | DATA7+                     |
|                                       |                                           | B10            | C3:7-                 | DATA7-                     |
| C3:6                                  | Data 6                                    | A12            | C3:6-                 | DATA6-                     |
|                                       |                                           | A10            | C3:6+                 | DATA6+                     |
| C3:5                                  | Data 5                                    | B9             | C3:5+                 | DATA5+                     |
|                                       |                                           | B7             | C3:5-                 | DATA5-                     |
| C3:4                                  | Data 4                                    | A9             | C3:4-                 | DATA4-                     |
|                                       |                                           | A7             | C3:4+                 | DATA4+                     |
| C3:3                                  | Data 3                                    | B6             | C3:3+                 | DATA3+                     |
|                                       |                                           | B4             | C3:3-                 | DATA3-                     |
| C3:2                                  | Data 2                                    | A6             | C3:2-                 | DATA2-                     |
|                                       |                                           | A4             | C3:2+                 | DATA2+                     |
| C3:1                                  | Data 1                                    | B3             | C3:1+                 | DATA1+                     |
|                                       |                                           | B1             | C3:1-                 | DATA1-                     |
| C3:0                                  | Data 0                                    | A3             | C3:0-                 | DATA0-                     |
|                                       |                                           | A1             | C3:0+                 | DATA0+                     |

#### Table 3-51: C3 probe channel assignments

#### Table 3-52: C2 probe channel assignments

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880<br>probe head 3 | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------|----------------------------|
| C2:7                                  | Data 15                                   | B12            | C2:7+                 | DATA15+                    |
|                                       |                                           | B10            | C2:7-                 | DATA15-                    |
| C2:6                                  | Data 14                                   | A12            | C2:6-                 | DATA14-                    |
|                                       |                                           | A10            | C2:6+                 | DATA14+                    |
| C2:5                                  | Data 13                                   | B9             | C2:5+                 | DATA13+                    |
|                                       |                                           | B7             | C2:5-                 | DATA13-                    |
| C2:4                                  | Data 12                                   | A9             | C2:4-                 | DATA12-                    |
|                                       |                                           | A7             | C2:4+                 | DATA12+                    |
| C2:3                                  | Data 11                                   | B6             | C2:3+                 | DATA11+                    |
|                                       |                                           | B4             | C2:3-                 | DATA11-                    |
| C2:2                                  | Data 10                                   | A6             | C2:2-                 | DATA10-                    |
|                                       |                                           | A4             | C2:2+                 | DATA10+                    |
| C2:1                                  | Data 9                                    | B3             | C2:1+                 | DATA9+                     |

Table 3-52: C2 probe channel assignments (Cont.)

| Logic analyzer<br>acquisition channel | RapidIO support pack-<br>age channel name | P6880 pad name | P6880<br>probe head 3 | RapidIO bus signal<br>name |
|---------------------------------------|-------------------------------------------|----------------|-----------------------|----------------------------|
|                                       |                                           | B1             | C2:1-                 | DATA9-                     |
| C2:0                                  | Data 8                                    | A3             | C2:0-                 | DATA8-                     |
|                                       |                                           | A1             | C2:0+                 | DATA8+                     |

| Table 3-53: A3 probe channel assignments | demuxed |
|------------------------------------------|---------|
| from C3                                  |         |

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| A3:7                           | DATA23                               |
| A3:6                           | DATA22                               |
| A3:5                           | DATA21                               |
| A3:4                           | DATA20                               |
| A3:3                           | DATA19                               |
| A3:2                           | DATA18                               |
| A3:1                           | DATA17                               |
| A3:0                           | DATA16                               |

| Table 3-54: A2 probe channel assignments | demuxed |
|------------------------------------------|---------|
| from C3                                  |         |

| Logic analyzer clock<br>signal | RapidIO support package channel name |
|--------------------------------|--------------------------------------|
| A2:7                           | DATA31                               |
| A2:6                           | DATA30                               |
| A2:5                           | DATA29                               |
| A2:4                           | DATA28                               |
| A2:3                           | DATA27                               |
| A2:2                           | DATA26                               |
| A2:1                           | DATA25                               |
| A2:0                           | DATA24                               |

# **Signal Acquisition**

This section contains timing diagrams and tables that list details about how to acquire the relevant address, data, and control signals in TMS805 RapidIO support package.

**Signal Acquisition in RIO8** The TMS805 RapidIO support package takes advantage of the four-way demux feature of the logic analyzer hardware to acquire the RapidIO bus signals and create a perfectly aligned 32-bit bus word per logic analyzer sample.

When combined, the 8-bit Tx and Rx RapidIO buses contain four unique pumps of data per transaction. The bus defines a unique clock edge for each pump of data as well (two clocks with two edges each). However, the module hardware can only clock based on one of the two clock domains (the hardware cannot synchronize two different clock domains). This support package uses TCLK0 or RCLK0 as source clock domain depending on the custom clocking options selected during combined clocking. Use RCLK0 for the Rx Only clocking option and TCLK0 for the Tx Only clocking option.

This allows the logic analyzer to detect two out of four clock edges. The other two clock edges are not used.

Since only two clock edges can be used for latching data, you must define phase offsets from TCLK0/RCLK0 to pick up the remaining two data pumps. You can do this through the setup/hold user interface. The support package provides default windows assuming 0 ps skew between the different clocks. Since the logic analyzer can detect both a rising and a falling edge, the clock period is not a variable in the offset equation.

Since the logic analyzer performs a 4x demux on the 8-bit double-pumped bus, each logic analyzer sample contains two bus clock cycles. In this case, it is possible for the bus word to be shifted by 16 bits relative to the logic analyzer sample. The CSM is used to guarantee that this case is corrected before samples are stored in memory.

The FRAME signal must be demuxed by two to maintain alignment with its respective data bus. However, it is really only asserted on 32-bit boundaries. Again, the CSM is used to ensure that the assertion of the FRAME signal always occurs in the first bus cycle in the logic analyzer sample. The extra FRAME signal is named FRAME D and is meaningless outside of the CSM.

**NOTE**. The support package assumes that the TCLK and RCLK domains are based on the same clock crystal to eliminate clock phase drift between the two clock domains. A static skew between the clock domains is acceptable, since you can calibrate to the skew.

Figure 3-1 shows a bus timing diagram for the RIO8 support package.



#### Figure 3-1: Bus timing diagram for the RIO8 support package

Table 3-55 shows the sample points in the RIO8 support package.

Table 3-55: Sample points in the RIO8 support

| Master point | Signals                                           |
|--------------|---------------------------------------------------|
| Μ            | TCLK0, TD[7:0], TFRAME, RCLK0,<br>RD[7:0], RFRAME |

#### Signal Acquisition in RIO16

The TMS805 RapidIO support takes advantage of the two-way demux feature of the logic analyzer hardware to acquire the RapidIO bus and create a perfectly aligned 32-bit bus word per logic analyzer sample.

When combined, the 16-bit Tx and Rx RapidIO buses contain eight unique pumps of data per transaction. The bus defines a unique clock edge for each pump of data as well (four clocks with two edges each). However, the module hardware can only clock based on one of the four clock domains (the hardware cannot synchronize between two different clock domains). This support package uses TCLK0, TCLK1, RCLK0 or RCLK1 as source clock domain depending on the custom clocking options selected during combined clocking. Use RCLK0 or RCLK1 for the Rx Only clocking option and TCLK0 or TCLK1 for the Tx Only clocking option.

This allows the logic analyzer to detect two out of eight clock edges. The other six clock edges are not used.

Since only two clock edges can be used for latching data, you must define phase offsets from the source clock to pick up the remaining six data pumps. You can do this through the setup/hold user interface.

The support package provides default windows assuming 0 ps skew between the different clocks. Since the logic analyzer can detect both a rising and a falling edge, the clock period is not a variable in the offset equation.

**NOTE**. The support package assumes that the TCLK and RCLK domains are based on the same clock crystal to eliminate clock phase drift between the two clock domains. A static skew between the clock domains is acceptable, since you can calibrate to the skew.





Figure 3-2: Bus timing diagram for the RIO16 support package

Table 3-56 shows the sample points in the RIO16 support package.

Table 3-56: Sample points in the RIO16 support

| Master point | Signals                                                                                |
|--------------|----------------------------------------------------------------------------------------|
| Μ            | TCLK0, TD[7:0], TCLK1, TD[15:8],<br>TFRAME, RCLK0, RD[7:0], RCLK1,<br>RD[15:8], RFRAME |

# Signal Acquisition in<br/>RIO8\_34The TMS805 RapidIO support package takes advantage of the four-way demux<br/>feature of the logic analyzer hardware to acquire the RapidIO bus signals and<br/>create a perfectly aligned 32-bit bus word for each logic analyzer sample.

When combined, the 8-bit RapidIO buses contain four unique pumps of data per transaction. The bus defines a unique clock edge for each pump of data as well. This support package uses CLK0 as the source clock domain.

This allows the logic analyzer to detect two out of four clock edges. The other two clock edges are not used.

Since only two clock edges can be used for latching data, you must define phase offsets from CLK0 to pick up the remaining two data pumps. You can use AutoDeskew to adjust the Setup/Hold window. The support package provides default windows assuming 0 ps skew between the different clocks. Since the logic analyzer can detect both a rising and a falling edge, the clock period is not a variable in the offset equation.

Figure 3-3 shows a bus timing diagram for the RIO8\_34 support package.



Figure 3-3: Bus timing diagram for the RIO8\_34 support package

Table 3-57 shows the sample points in the RIO8\_34 support package.

Table 3-57: Sample points in the RIO8\_34 support

| Master point | Signals                |
|--------------|------------------------|
| М            | CLK0, Data[7:0], FRAME |

#### Signal Acquisition in RIO16\_34

The TMS805 RapidIO support takes advantage of the two-way demux feature of the logic analyzer hardware to acquire the RapidIO bus and create a perfectly aligned 32-bit bus word for each logic analyzer sample.

When combined, the 16-bit RapidIO buses contain four unique pumps of data per transaction. The bus defines a unique clock edge for each pump of data as well (two clocks with two edges each). This support package uses CLK1 as source clock domain.

Since only one clock edge can be used for latching data, you must define phase offsets from the source clock to pick up the remaining three data pumps. You can do this through the setup/hold user interface.

The support package provides default windows assuming 0 ps skew between the different clocks. Since the logic analyzer can detect both a rising and a falling edge, the clock period is not a variable in the offset equation.

Figure 3-4 shows a bus timing diagram for the RIO16\_34 support package.



#### Figure 3-4: Bus timing diagram for the RIO16\_34 support package

Table 3-58 shows the sample points in the RIO16\_34 support package.

#### Table 3-58: Sample points in the RIO16\_34 support

| Master point | Signals                            |
|--------------|------------------------------------|
| М            | CLK1, Data[7:0], Data[15:8], FRAME |

Signal Acquisition

# **Specifications**

# **Specifications**

This section contains the specifications for the support package.

## **Specification Table**

Table 4-1 lists the electrical requirements that the target system must produce for the support to acquire correct data.

#### Table 4-1: Electrical specifications

| Characteristics                                                                                       | Requirements                 |  |
|-------------------------------------------------------------------------------------------------------|------------------------------|--|
| Target system clock rate                                                                              |                              |  |
| TMS805 specified clock rate for state acquisition supports for RIO8, RIO16, RIO8_34, and RIO16_34     | Maximum 375 MHz <sup>1</sup> |  |
| TMS805 specified clock rate for timing only supports for RIO8_T and RIO16_T                           | Maximum 500 MHz              |  |
| Minimum data valid window required for state acquisition (measured at threshold)                      | 750 ps (typical)             |  |
| <sup>1</sup> This is the specification at the time of printing. Contact your Tektronix representative |                              |  |

This is the specification at the time of printing. Contact your Tektronix representative for current information on the fastest bus supported.

Specifications

# Index

# Index

# A

About this manual set, ix Acquiring data, 2-5 Acquisition setup, 2-2 Address, Tektronix, x All display format, 2-6 Analog Mux support, 1-3 AutoDeskew, 2-25 AutoDeskew configurations and settings RIO16, 2-26 RIO16\_34, 2-27 RIO8, 2-26 RIO8\_34, 2-27

## В

Backward linking, 2-22 Basic operations, where to find information, ix Bus specific fields, 2-12 Device ID Width, 2-13, 2-14 Extended Address Size, 2-13, 2-14 Linking Function, 2-13 Linking Range, 2-13 Select Type, 2-13

## С

```
Channel assignments
  clock and control signals, 3-13
  RIO8 and RIO16, 3-8
  RIO8 T and RIO16 T, 3-11
  Rx Data group, 3-12, 3-13
  Rx Frame group, 3-10
  Rx Word group, 3-10
  Tx Data group, 3-11, 3-12
  Tx_Frame group, 3-8
  Tx_Word group, 3-8
Channel groups, 3-1
  RIO16, 3-2
  RIO16 T, 3-3
  RIO8, 3-1
  RIO8 34, 3-4
  RIO8 T, 3-3
  visibility, 2-5
Clock and control channel assignments, 3-13
Clock rate, 1-5
  target system, 4-1
Clocking State Machines (CSM), RIO8, 2-4
```

Color, symbol table, 3-7 Color1, symbol table, 3-7 Connecting to a target system, 1-6 Connections, Signal Source to Probe, 3-16 Connections for RIO16 support, 3-21 Connections for RIO16 34 support, 3-34 Connections for RIO16 T support, 3-28 Connections for RIO8 support, 3-17 Connections for RIO8 34 support, 3-32 Connections for RIO8 T support, 3-26 Contacting Tektronix, x Custom clocking custom, 2-2 RIO16, 2-3 RIO8, 2-2, 2-4 Cycle type labels, 2-9 control symbol name, 2-9 linking, 2-23 logical layer, 2-9 packet continuation, 2-10 packet name, 2-9 physical layer, 2-9 training pattern, 2-10 transport layer, 2-9

## D

Data, acquiring, 2-5 Data display, changing, 2-11 Definitions disassembler, ix information on basic operations, ix logic analyzer, ix Demonstration file, 2-15 Device ID Width, 2-13, 2-14 Disassembled data conditions, 2-8 viewing, 2-5 viewing an example, 2-15 Disassembler definition, ix logic analyzer configuration, 1-4 Disassembly support, 1-3 Display formats All, 2-6 Packets & Symbols, 2-7 Packets Only, 2-7 special characters, 2-6

## Ε

Electrical specifications, 4-1 clock rate, 4-1 Extended Address Size, 2-13, 2-14

### F

Forward linking, 2-22

## 

Installing support software, 2-1

## L

Limitations of the support, 1-5 Linking cycle type labels, 2-23 Linking Function, 2-13, 2-21 backward, 2-22 forward, 2-22 limitations, 2-23 Linking Range, 2-13 Logic analyzer configuration for the support, 1-4 definition, ix software compatibility, 1-4

## Μ

MagniVu support, 1-3 Manual conventions, ix how to use the set, ix

## Ν

Nonintrusive acquisition, 1-5

## 0

Optional display selections, 2-12

#### Ρ

P6880, pin assignment recommended, 3-16 P6880 probes, 1-6 Packets & Symbols display format, 2-7 Packets Only display format, 2-7 Phone number, Tektronix, x Pin assignment, P6880 recommended, 3-16 Probe to Signal Source connections, 3-16 Product support, contact information, x

## R

Reference memory, 2-15 Requirements, 1-4 Reset, target system hardware, 1-5 RIO16, 1-1 AutoDeskew, 2-26 channel groups, 3-2 custom clocking, 2-3 pin connections, 3-21 signal acquisition, 3-38 RIO16 34 AutoDeskew, 2-27 pin connections, 3-34 signal acquisition, 3-40 RIO16 T, 1-2 channel groups, 3-3 pin connections, 3-28 RIO8, 1-1 AutoDeskew, 2-26 channel groups, 3-1 clocking state machines, 2-4 custom clocking, 2-2, 2-4 pin connections, 3-17 signal acquisition, 3-37 RIO8 and RIO16, channel assignments, 3-8 **RIO8 34** AutoDeskew, 2-27 channel groups, 3-4 pin connections, 3-32 signal acquisition, 3-40 RIO8 T, 1-2 channel groups, 3-3 pin connections, 3-26 RIO8 T and RIO16 T, channel assignments, 3-11 Rx Data group, channel assignments, 3-12, 3-13 Rx Frame group, channel assignments, 3-10 Rx Word group, channel assignments, 3-10

## S

Select Type, 2-13 Service support, contact information, x Setup/Hold time adjustments, 1-5 application, 2-25 Setups, support, 2-1 Signal acquisition RIO16, 3-38 RIO16 34, 3-40 RIO8, 3-37 RIO8 34, 3-40 Signal Source to Probe connections, 3-16 Signals not required, RIO8 and RIO16, 3-15 Special characters displayed, 2-6 Special messages, 2-11 Specifications, electrical, 4-1 Support, setup, 2-1 support package, description, 1-1 Support package setups, 2-2 Support setup, 2-1 Symbol table color, 3-7 color1, 3-7 System file, demonstration, 2-15

# T

Target system hardware reset, 1-5 Technical support, contact information, x Tektronix, contacting, x Terminology, ix Trigger programs, 2-17 installing, 2-17 loading, 2-17 RIO16, 2-19 RIO16\_34, 2-20 RIO8, 2-19 RIO8\_34, 2-20 Triggering support, 1-3 Tx\_Data group, channel assignments, 3-11, 3-12 Tx\_Frame group, channel assignments, 3-8

## U

URL, Tektronix, x

## V

Viewing disassembled data, 2-5

#### W

Web site address, Tektronix, x

Index